Efficient design of different forms of FIR filter
Although a number of efficient and high-level design algorithms have been put forward for the realization of FIR filter using the least number of arithmetic operations, but they do not take into account the low-level implementation issues which can exactly make a difference to the area and delay in...
Saved in:
| Published in | 2014 International Conference on Recent Trends in Information Technology pp. 1 - 4 |
|---|---|
| Main Authors | , |
| Format | Conference Proceeding |
| Language | English |
| Published |
IEEE
01.04.2014
|
| Subjects | |
| Online Access | Get full text |
| DOI | 10.1109/ICRTIT.2014.6996204 |
Cover
| Abstract | Although a number of efficient and high-level design algorithms have been put forward for the realization of FIR filter using the least number of arithmetic operations, but they do not take into account the low-level implementation issues which can exactly make a difference to the area and delay in designing of FIR filter. In this paper, at first, we have presented the delay efficient addition and multiplication architectures that are used in designing of the filter operation. Here We have used an algorithm for the multiplication that reduces the bit width and then an efficient parallel adder is been used that implements the two form of FIR filter with very less amount of delay considering the cost of each operation too. The paper presents two different types of FIR filter with 8 and 16 tap among which one of the form is good for the speed and the other is good for the area. |
|---|---|
| AbstractList | Although a number of efficient and high-level design algorithms have been put forward for the realization of FIR filter using the least number of arithmetic operations, but they do not take into account the low-level implementation issues which can exactly make a difference to the area and delay in designing of FIR filter. In this paper, at first, we have presented the delay efficient addition and multiplication architectures that are used in designing of the filter operation. Here We have used an algorithm for the multiplication that reduces the bit width and then an efficient parallel adder is been used that implements the two form of FIR filter with very less amount of delay considering the cost of each operation too. The paper presents two different types of FIR filter with 8 and 16 tap among which one of the form is good for the speed and the other is good for the area. |
| Author | Bharti, Deepshikha Gupta, Kumari Nidhi |
| Author_xml | – sequence: 1 givenname: Deepshikha surname: Bharti fullname: Bharti, Deepshikha email: mesimplyshikha@gmail.com organization: Dept. of Electron. Eng., Pondicherry Univ., Pondicherry, India – sequence: 2 givenname: Kumari Nidhi surname: Gupta fullname: Gupta, Kumari Nidhi email: nidhi_25_jan@yahoo.com organization: Dept. of Electron. Eng., Pondicherry Univ., Pondicherry, India |
| BookMark | eNotj81qwkAUhafQLqr1CdzkBZLOnYmZuUsJ2gaEgmQv83NvGdBEJtn07avo6hw--A6chXgdxoGEWIOsACR-du2x7_pKSairBrFRsn4RKzQWaoNYo0X1LmDHnEKiYS4iTel3KEYuYmKmfGc85st0R_vuWHA6z5Q_xBu780SrZy5Fv9_17Xd5-Pnq2u2hTCjnUusIxm-QqcFNQBmDlaAU2kBG-uCVtq7R3irtpGO4VeW1c2T9TYzG66VYP2YTEZ2uOV1c_js9f-h_OqFBNw |
| ContentType | Conference Proceeding |
| DBID | 6IE 6IL CBEJK RIE RIL |
| DOI | 10.1109/ICRTIT.2014.6996204 |
| DatabaseName | IEEE Electronic Library (IEL) Conference Proceedings IEEE Xplore POP ALL IEEE Xplore All Conference Proceedings IEEE Electronic Library (IEL) IEEE Proceedings Order Plans (POP All) 1998-Present |
| DatabaseTitleList | |
| Database_xml | – sequence: 1 dbid: RIE name: IEEE Electronic Library (IEL) url: https://proxy.k.utb.cz/login?url=https://ieeexplore.ieee.org/ sourceTypes: Publisher |
| DeliveryMethod | fulltext_linktorsrc |
| EISBN | 9781479949892 1479949892 |
| EndPage | 4 |
| ExternalDocumentID | 6996204 |
| Genre | orig-research |
| GroupedDBID | 6IE 6IL CBEJK RIE RIL |
| ID | FETCH-LOGICAL-i90t-33d17b59fe695c90dc8012298ce70bcb238a63b823a0af163b2b3aae8b3d1d7b3 |
| IEDL.DBID | RIE |
| IngestDate | Thu Jun 29 18:37:40 EDT 2023 |
| IsPeerReviewed | false |
| IsScholarly | false |
| Language | English |
| LinkModel | DirectLink |
| MergedId | FETCHMERGED-LOGICAL-i90t-33d17b59fe695c90dc8012298ce70bcb238a63b823a0af163b2b3aae8b3d1d7b3 |
| PageCount | 4 |
| ParticipantIDs | ieee_primary_6996204 |
| PublicationCentury | 2000 |
| PublicationDate | 2014-April |
| PublicationDateYYYYMMDD | 2014-04-01 |
| PublicationDate_xml | – month: 04 year: 2014 text: 2014-April |
| PublicationDecade | 2010 |
| PublicationTitle | 2014 International Conference on Recent Trends in Information Technology |
| PublicationTitleAbbrev | ICRTIT |
| PublicationYear | 2014 |
| Publisher | IEEE |
| Publisher_xml | – name: IEEE |
| Score | 1.5652595 |
| Snippet | Although a number of efficient and high-level design algorithms have been put forward for the realization of FIR filter using the least number of arithmetic... |
| SourceID | ieee |
| SourceType | Publisher |
| StartPage | 1 |
| SubjectTerms | Adders Algorithm design and analysis Band-pass filters Delays DSP Finite impulse response filters FIR filter design Parallel adder Parallel multiplier Registers VLSI design |
| Title | Efficient design of different forms of FIR filter |
| URI | https://ieeexplore.ieee.org/document/6996204 |
| hasFullText | 1 |
| inHoldings | 1 |
| isFullTextHit | |
| isPrint | |
| link | http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwjV1NS8MwGH6ZO3lS2cRvcvBourRZ0-Q8VjZhIqPCbqNvPmAIq2h38debtN1E8eAthIR8HZ4nyfM-L8C95pkHXYbUeWynY08BaKm1o0xoybhLMTbhaWDxJGYv48dVuurBwyEWxlrbiM9sFIrNX76p9C48lY2EJ-dJMP88yqRoY7U6I6GYqdF8sizmRVBrjaOu5Y-UKQ1i5Cew2I_VCkVeo12Nkf78ZcP438mcwvA7No88H1DnDHp2O4B42jhB-A7ENJIMUjmyz31Sk0BMP0JVPl8Stwkf5EMo8mkxmdEuGQLdKFZTzk2cYaqcFSrVihkdoCVRUtuMoUaPvKXgKBNestJ5koUJ8rK0En1HkyE_h_622toLIJ5TCIOSo0mtvx4x5C5TTsbCGaM9_biEQVjt-q21u1h3C736u_oajsOOt2KWG-jX7zt763G6xrvmgL4ALiST-Q |
| linkProvider | IEEE |
| linkToHtml | http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwjV1NS8MwGA5jHvSksonf5uDRdGnTpM15bKy6DRkVdht98wFD2ETbi7_epO0migdvISTk6_A8SZ73eRG6VyxxoEuBWIftJHYUgBRKWUKFSimzHELtnwZmczF5iR-XfNlBD_tYGGNMLT4zgS_Wf_l6qyr_VDYQjpxH3vzzgMdxzJtordZKKKRykA0XeZZ7vVYctG1_JE2pMWN8jGa70RqpyGtQlRCoz19GjP-dzgnqf0fn4ec97pyijtn0UDiqvSBcB6xrUQbeWrzLflJiT00_fNU4W2C79l_kfZSPR_lwQtp0CGQtaUkY02ECXFojJFeSauXBJZKpMgkFBQ57C8EgjVhBC-toFkTAisKk4DrqBNgZ6m62G3OOsGMVQkPKQHPjLkgUmE2kTUNhtVaOgFygnl_t6q0xvFi1C738u_oOHU7y2XQ1zeZPV-jI734jbblG3fK9MjcOtUu4rQ_rCyDgl0Y |
| openUrl | ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Abook&rft.genre=proceeding&rft.title=2014+International+Conference+on+Recent+Trends+in+Information+Technology&rft.atitle=Efficient+design+of+different+forms+of+FIR+filter&rft.au=Bharti%2C+Deepshikha&rft.au=Gupta%2C+Kumari+Nidhi&rft.date=2014-04-01&rft.pub=IEEE&rft.spage=1&rft.epage=4&rft_id=info:doi/10.1109%2FICRTIT.2014.6996204&rft.externalDocID=6996204 |