Analysis of subthreshold leakage reduction in CMOS digital circuits

Leakage power dissipation is projected to grow exponentially in the next decade according to the International Technology Roadmap for Semiconductors (ITRS). This directly affects portable battery operated devices such as cellular phones and PDAs since they have long idle times. Several techniques ha...

Full description

Saved in:
Bibliographic Details
Published in2007 50th Midwest Symposium on Circuits and Systems pp. 1400 - 1404
Main Authors Deepaksubramanyan, B.S., Nunez, A.
Format Conference Proceeding
LanguageEnglish
Published IEEE 01.08.2007
Subjects
Online AccessGet full text
ISBN1424411750
9781424411757
ISSN1548-3746
DOI10.1109/MWSCAS.2007.4488809

Cover

Abstract Leakage power dissipation is projected to grow exponentially in the next decade according to the International Technology Roadmap for Semiconductors (ITRS). This directly affects portable battery operated devices such as cellular phones and PDAs since they have long idle times. Several techniques have been proposed that efficiently minimize this leakage power loss. A comprehensive survey and analysis of various subthreshold leakage power reduction techniques that are applicable to current battery operated devices is presented in this work with an emphasis on static CMOS circuits. Results show a clear tradeoff between leakage power and other circuit performance parameters. Based on this analysis, a designer or an automation tool would be able to select the appropriate leakage control technique for a particular application.
AbstractList Leakage power dissipation is projected to grow exponentially in the next decade according to the International Technology Roadmap for Semiconductors (ITRS). This directly affects portable battery operated devices such as cellular phones and PDAs since they have long idle times. Several techniques have been proposed that efficiently minimize this leakage power loss. A comprehensive survey and analysis of various subthreshold leakage power reduction techniques that are applicable to current battery operated devices is presented in this work with an emphasis on static CMOS circuits. Results show a clear tradeoff between leakage power and other circuit performance parameters. Based on this analysis, a designer or an automation tool would be able to select the appropriate leakage control technique for a particular application.
Author Deepaksubramanyan, B.S.
Nunez, A.
Author_xml – sequence: 1
  givenname: B.S.
  surname: Deepaksubramanyan
  fullname: Deepaksubramanyan, B.S.
  organization: Syracuse Univ. Syracuse, Syracuse
– sequence: 2
  givenname: A.
  surname: Nunez
  fullname: Nunez, A.
  organization: Syracuse Univ. Syracuse, Syracuse
BookMark eNpFj71OwzAURo0oEk3hCbr4BRJ8Yye2xygCitSqQyoxVv65aQ0hQXEy9O1BohLTp7McnS8hi37okZA1sAyA6afde1NXTZYzJjMhlFJM35AERC4EgCz17T8UbEGWUAiVcinKe5LE-MFYziXoJamr3nSXGCIdWhpnO51HjOeh87RD82lOSEf0s5vC0NPQ03q3b6gPpzCZjrowujlM8YHctaaL-HjdFTm8PB_qTbrdv77V1TYNmk0pOJEr99suFYqcGyd5C1Yw5ZxkyGXp2sIWXiM67bVhoL3NwYIE2xrFNV-R9Z82IOLxewxfZrwcr-f5D-bjTmU
ContentType Conference Proceeding
DBID 6IE
6IH
CBEJK
RIE
RIO
DOI 10.1109/MWSCAS.2007.4488809
DatabaseName IEEE Electronic Library (IEL) Conference Proceedings
IEEE Proceedings Order Plan (POP) 1998-present by volume
IEEE Xplore All Conference Proceedings
IEEE Electronic Library (IEL)
IEEE Proceedings Order Plans (POP) 1998-present
DatabaseTitleList
Database_xml – sequence: 1
  dbid: RIE
  name: IEEE Electronic Library (IEL)
  url: https://proxy.k.utb.cz/login?url=https://ieeexplore.ieee.org/
  sourceTypes: Publisher
DeliveryMethod fulltext_linktorsrc
Discipline Engineering
EISBN 1424411769
9781424411764
EndPage 1404
ExternalDocumentID 4488809
Genre orig-research
GroupedDBID 29B
29F
6IE
6IF
6IH
6IK
6IL
6IM
6IN
AAJGR
AAWTH
ABLEC
ACGFS
ADZIZ
ALMA_UNASSIGNED_HOLDINGS
BEFXN
BFFAM
BGNUA
BKEBE
BPEOZ
CBEJK
CHZPO
IEGSK
IJVOP
IPLJI
M43
OCL
RIE
RIL
RIO
RNS
ID FETCH-LOGICAL-i90t-1c428c10978e423ac73f1b408cc70e376cf5b5d9eec9d9a019db21b171bfa8393
IEDL.DBID RIE
ISBN 1424411750
9781424411757
ISSN 1548-3746
IngestDate Wed Aug 27 01:44:38 EDT 2025
IsPeerReviewed false
IsScholarly true
Language English
LinkModel DirectLink
MergedId FETCHMERGED-LOGICAL-i90t-1c428c10978e423ac73f1b408cc70e376cf5b5d9eec9d9a019db21b171bfa8393
PageCount 5
ParticipantIDs ieee_primary_4488809
PublicationCentury 2000
PublicationDate 2007-Aug.
PublicationDateYYYYMMDD 2007-08-01
PublicationDate_xml – month: 08
  year: 2007
  text: 2007-Aug.
PublicationDecade 2000
PublicationTitle 2007 50th Midwest Symposium on Circuits and Systems
PublicationTitleAbbrev MWSCAS
PublicationYear 2007
Publisher IEEE
Publisher_xml – name: IEEE
SSID ssj0023719
ssj0000454236
Score 1.8313267
Snippet Leakage power dissipation is projected to grow exponentially in the next decade according to the International Technology Roadmap for Semiconductors (ITRS)....
SourceID ieee
SourceType Publisher
StartPage 1400
SubjectTerms Batteries
Cellular phones
Circuit optimization
CMOS digital integrated circuits
CMOS technology
Design automation
Digital circuits
Personal digital assistants
Power dissipation
Subthreshold current
Title Analysis of subthreshold leakage reduction in CMOS digital circuits
URI https://ieeexplore.ieee.org/document/4488809
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwjV3LT4MwGP-y7aQXH5vxnR48ykahUDga4mJMUJPNuNvSfi2GzGxmg4t_vS0wfMSDN0pCCl9Lv_fvB3CVGaWkIsacUAntMBErR1JfOco4zJ7UHtYB_fQhvHtm97Ng1oHrthdGa10Vn-mhvaxy-WqFpQ2VjYwrYbZb3IUuj8K6V6uNp1gouYq7u3G2fF6ReliL3PxELNw2dVloyhbrqRnzBo6IuvEofZkkN5Ma27CZ7wfxSqV3xnuQbt-4LjdZDMtCDvHjF5jjfz9pHwZfHX7kqdVdB9DRy0PY_QZO2Idki1dCVhnZlLIwq76xySrypsXCHENkbWFf7cKSfEmS9HFCVP5qSUgI5mss82IzgOn4dprcOQ3lgpPHbuFQNN4I2qR0pI00BXI_o5K5ESJ3tTmLMAtkoGKtMVaxMOahkh6VlFOZCWNq-UfQW66W-hgIUiU5Qz_QSrBIcuEJRT3PPEqRIwtPoG-lMX-vQTXmjSBO_759Bjt1UNVW3p1Dr1iX-sJYA4W8rLbBJ5airXY
linkProvider IEEE
linkToHtml http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwjV3LT4MwGG_mPKgXH5vxbQ8eZVuhUDga4jJ1TJPNuNvSfi2GzDCzwcW_3hYYPuLBGyUhha-l3_v3Q-gq1kpJ-pRanuTKojyQliCOtKR2mG2hbCgD-tHIGzzT-6k7baDruhdGKVUUn6mOuSxy-XIBuQmVdbUrobdbsIE2XUqpW3Zr1REVAyZXsHdX7pbDCloPY5Pr34h667YuA05Zoz1VY1YBEpFe0I1exuHNuEQ3rGb8Qb1SaJ7-LorW71wWnMw7eSY68PELzvG_H7WH2l89fvip1l77qKHSA7TzDZ6whcI1YglexHiVi0yv-8qkq_Cb4nN9EOGlAX41S4uTFIfR4xjL5NXQkGBIlpAn2aqNJv3bSTiwKtIFKwl6mUVA-yNg0tK-0tLkwJyYCNrzAVhP6dMIYle4MlAKAhlwbSBKYRNBGBEx18aWc4ia6SJVRwgDkYJRcFwlOfUF4zaXxLb1owQYUO8YtYw0Zu8lrMasEsTJ37cv0dZgEg1nw7vRwynaLkOspg7vDDWzZa7OtW2QiYtiS3wC4zGwww
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Abook&rft.genre=proceeding&rft.title=2007+50th+Midwest+Symposium+on+Circuits+and+Systems&rft.atitle=Analysis+of+subthreshold+leakage+reduction+in+CMOS+digital+circuits&rft.au=Deepaksubramanyan%2C+B.S.&rft.au=Nunez%2C+A.&rft.date=2007-08-01&rft.pub=IEEE&rft.isbn=9781424411757&rft.issn=1548-3746&rft.spage=1400&rft.epage=1404&rft_id=info:doi/10.1109%2FMWSCAS.2007.4488809&rft.externalDocID=4488809
thumbnail_l http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=/lc.gif&issn=1548-3746&client=summon
thumbnail_m http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=/mc.gif&issn=1548-3746&client=summon
thumbnail_s http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=/sc.gif&issn=1548-3746&client=summon