An energy-efficient high-level synthesis algorithm for huddle-based distributed-register architectures

In this paper, we first propose a huddle-based distributed-register architecture (HDR architecture), an island-based distributed-register architecture for multi-cycle interconnect communications where we can develop several energy-saving techniques. Next, we propose an energy-efficient high-level sy...

Full description

Saved in:
Bibliographic Details
Published in2012 IEEE International Symposium on Circuits and Systems (ISCAS) pp. 576 - 579
Main Authors Abe, Shin-ya, Yanagisawa, M., Togawa, N.
Format Conference Proceeding
LanguageEnglish
Published IEEE 01.05.2012
Subjects
Online AccessGet full text
ISBN9781467302180
146730218X
ISSN0271-4302
DOI10.1109/ISCAS.2012.6272096

Cover

More Information
Summary:In this paper, we first propose a huddle-based distributed-register architecture (HDR architecture), an island-based distributed-register architecture for multi-cycle interconnect communications where we can develop several energy-saving techniques. Next, we propose an energy-efficient high-level synthesis algorithm for HDR architectures focusing on multiple supply voltages. Our algorithm is based on iterative improvement of scheduling/binding and floorplanning. In the iteration process, huddles, each of which is composed of functional units, registers, controller, and level converters, are very naturally generated using floorplanning results. By assigning high supply voltage to critical huddles and low supply voltage to non-critical huddles, we can finally have energy-efficient floorplan-aware high-level synthesis. Experimental results show that our algorithm achieves 45% energy-saving compared with the conventional distributed-register architectures and conventional algorithms.
ISBN:9781467302180
146730218X
ISSN:0271-4302
DOI:10.1109/ISCAS.2012.6272096