Circuit and microarchitecture evaluation of 3D stacking magnetic RAM (MRAM) as a universal memory replacement

Magnetic Random Access Memory (MRAM) has been considered as a promising memory technology due to many attractive properties. Integrating MRAM with CMOS logic may incur extra manufacture cost, due to its hybrid magnetic-CMOS fabrication process. Stacking MRAM on top of CMOS logics using 3D integratio...

Full description

Saved in:
Bibliographic Details
Published in2008 45th ACM/IEEE Design Automation Conference pp. 554 - 559
Main Authors Dong, Xiangyu, Wu, Xiaoxia, Sun, Guangyu, Xie, Yuan, Li, Helen, Chen, Yiran
Format Conference Proceeding
LanguageEnglish
Published New York, NY, USA ACM 08.06.2008
IEEE
SeriesACM Conferences
Subjects
Online AccessGet full text
ISBN1605581151
9781605581156
ISSN0738-100X
DOI10.1145/1391469.1391610

Cover

Abstract Magnetic Random Access Memory (MRAM) has been considered as a promising memory technology due to many attractive properties. Integrating MRAM with CMOS logic may incur extra manufacture cost, due to its hybrid magnetic-CMOS fabrication process. Stacking MRAM on top of CMOS logics using 3D integration is a way to minimize this cost overhead. In this paper, we discuss the circuit design issues for MRAM, and present the MRAM cache model. Based on the model, we compare MRAM against SRAM and DRAM in terms of area, performance, and energy. Finally we conduct architectural evaluation for 3D microprocessor stacking with MRAM. The experimental results show that MRAM stacking offers competitive IPC performance with a large reduction in power consumption compared to SRAM and DRAM counterparts.
AbstractList Magnetic random access memory (MRAM) has been considered as a promising memory technology due to many attractive properties. Integrating MRAM with CMOS logic may incur extra manufacture cost, due to its hybrid magnetic-CMOS fabrication process. Stacking MRAM on top of CMOS logics using 3D integration is a way to minimize this cost overhead. In this paper, we discuss the circuit design issues for MRAM, and present the MRAM cache model. Based on the model, we compare MRAM against SRAM and DRAM in terms of area, performance, and energy. Finally we conduct architectural evaluation for 3D microprocessor stacking with MRAM. The experimental results show that MRAM stacking offers competitive IPC performance with a large reduction in power consumption compared to SRAM and DRAM counterparts.
Author Xie, Yuan
Li, Helen
Wu, Xiaoxia
Sun, Guangyu
Chen, Yiran
Dong, Xiangyu
Author_xml – sequence: 1
  givenname: Xiangyu
  surname: Dong
  fullname: Dong, Xiangyu
  organization: Pennsylvania State University, University Park, PA
– sequence: 2
  givenname: Xiaoxia
  surname: Wu
  fullname: Wu, Xiaoxia
  organization: Pennsylvania State University, University Park, PA
– sequence: 3
  givenname: Guangyu
  surname: Sun
  fullname: Sun, Guangyu
  organization: Pennsylvania State University, University Park, PA
– sequence: 4
  givenname: Yuan
  surname: Xie
  fullname: Xie, Yuan
  organization: Pennsylvania State University, University Park, PA
– sequence: 5
  givenname: Helen
  surname: Li
  fullname: Li, Helen
  organization: Seagate Technology, Bloomington, MN
– sequence: 6
  givenname: Yiran
  surname: Chen
  fullname: Chen, Yiran
  organization: Seagate Technology, Bloomington, MN
BookMark eNqNkD1vwjAURS0VpAJl7tDFIx1C_WI7cUZEPyVQpaqVukUvzgt1IQlyEiT-fYPgB3S5d7g6dzhjNqjqihi7BTEHUPoBZAIqSuanjkBcsTFEQmsDoGHARiKWJgAhvodsZHQQKZWE6ppNm-ZXCAEgTaiSESuXztvOtRyrnJfO-hq9_XEt2bbzxOmAuw5bV1e8Lrh85E2LduuqDS9xU1HrLP9YrPls3ec9x4Yj7yp3IN_gjpdU1v7IPe13aKmkqr1hwwJ3DU0vPWFfz0-fy9dg9f7ytlysAgyNagMsJEEMRRLaEEMSqMiCitFiKEKbYyYVapGgwUwLstYkuRFJjKLAXMsI5ITdnX8dEaV770r0x1TpXk9s-nV-XtGWaVbX2yYFkZ6kphep6UVqmnlHRQ_M_gnIP_kZdbQ
ContentType Conference Proceeding
Copyright 2008 ACM
Copyright_xml – notice: 2008 ACM
DBID 6IE
6IH
CBEJK
RIE
RIO
DOI 10.1145/1391469.1391610
DatabaseName IEEE Electronic Library (IEL) Conference Proceedings
IEEE Proceedings Order Plan (POP) 1998-present by volume
IEEE Xplore All Conference Proceedings
IEEE Electronic Library (IEL)
IEEE Proceedings Order Plans (POP) 1998-present
DatabaseTitleList

Database_xml – sequence: 1
  dbid: RIE
  name: IEEE Electronic Library (IEL)
  url: https://proxy.k.utb.cz/login?url=https://ieeexplore.ieee.org/
  sourceTypes: Publisher
DeliveryMethod fulltext_linktorsrc
Discipline Engineering
EndPage 559
ExternalDocumentID 4555878
Genre orig-research
GroupedDBID 6IE
6IF
6IG
6IH
6IK
6IL
6IM
6IN
AAJGR
AARBI
ACM
ADPZR
ALMA_UNASSIGNED_HOLDINGS
APO
BEFXN
BFFAM
BGNUA
BKEBE
BPEOZ
CBEJK
GUFHI
IERZE
LHSKQ
OCL
RIE
RIL
RIO
123
29O
AAWTH
ACGFS
ADZIZ
CHZPO
IEGSK
IJVOP
IPLJI
M43
RNS
ID FETCH-LOGICAL-a284t-af3e171f92c2a2e0a4ec147aca202cdab34a509a8ab50ecc89d8097a0fad53613
IEDL.DBID RIE
ISBN 1605581151
9781605581156
ISSN 0738-100X
IngestDate Wed Aug 27 02:13:49 EDT 2025
Wed Jan 31 06:47:22 EST 2024
Wed Jul 31 05:39:09 EDT 2024
IsPeerReviewed false
IsScholarly true
Keywords MRAM
3D stacking
LCCN 85-644924
Language English
License Permission to make digital or hard copies of all or part of this work for personal or classroom use is granted without fee provided that copies are not made or distributed for profit or commercial advantage and that copies bear this notice and the full citation on the first page. Copyrights for components of this work owned by others than ACM must be honored. Abstracting with credit is permitted. To copy otherwise, or republish, to post on servers or to redistribute to lists, requires prior specific permission and/or a fee. Request permissions from Permissions@acm.org
LinkModel DirectLink
MeetingName DAC '08: The 45th Annual Design Automation Conference 2008
MergedId FETCHMERGED-LOGICAL-a284t-af3e171f92c2a2e0a4ec147aca202cdab34a509a8ab50ecc89d8097a0fad53613
PageCount 6
ParticipantIDs ieee_primary_4555878
acm_books_10_1145_1391469_1391610
acm_books_10_1145_1391469_1391610_brief
PublicationCentury 2000
PublicationDate 2008-06-08
PublicationDateYYYYMMDD 2008-06-08
PublicationDate_xml – month: 06
  year: 2008
  text: 2008-06-08
  day: 08
PublicationDecade 2000
PublicationPlace New York, NY, USA
PublicationPlace_xml – name: New York, NY, USA
PublicationSeriesTitle ACM Conferences
PublicationTitle 2008 45th ACM/IEEE Design Automation Conference
PublicationTitleAbbrev DAC
PublicationYear 2008
Publisher ACM
IEEE
Publisher_xml – name: ACM
– name: IEEE
SSID ssj0001138249
ssj0004161
Score 2.168919
Snippet Magnetic Random Access Memory (MRAM) has been considered as a promising memory technology due to many attractive properties. Integrating MRAM with CMOS logic...
Magnetic random access memory (MRAM) has been considered as a promising memory technology due to many attractive properties. Integrating MRAM with CMOS logic...
SourceID ieee
acm
SourceType Publisher
StartPage 554
SubjectTerms 3D Stacking
CMOS logic circuits
CMOS technology
Costs
Hardware -- Emerging technologies
Hardware -- Very large scale integration design
Magnetic circuits
Magnetic properties
Microarchitecture
MRAM
Random access memory
Read-write memory
Semiconductor device modeling
Stacking
Title Circuit and microarchitecture evaluation of 3D stacking magnetic RAM (MRAM) as a universal memory replacement
URI https://ieeexplore.ieee.org/document/4555878
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwjV1da9swFBVJnraXdU3G0n2gwmAdzInkD1l-HO1CKXiM0UDezJUsj9DaGYn90P363Ws7TTYG24u_MEbiCt-jq3OOGHuHIAKEn4MnA-W8UOXSg0AbD3NrIowVkDsqDaRf1PUyvFlFqwH7-KiFcc615DM3o8t2LT_f2IZKZfOQzKliPWTDWKtOq3Wop5CZHk0l9ppI2Xql4ggm-1KxIlEXQvdIIwSSvdfT_l71nj8yjOaIiPDnkczorEhXOwRb_rb1Spt5Fs9Yum9zRzi5mzW1mdmff9g5_m-nTtjkoPHjXx-z13M2cNUpe3pkTzhm5eV6a5t1zaHKeUnMveNlB34wCuebggdXHIGmpco7L-F7ReJI_u1Tyi9SPH7gsOPAm44GAve8JIbvA9-6lhRGTZyw5eLz7eW112_P4AHmtNqDInAylkXiWx98JyB0VoYxWPCFb3MwQQgIR0CDiQSOFJ3kWiQxiALyKEAY8YKNqk3lXjIeCSuJbCtU4kLpKyMLm-hCYfo0qhDFlJ1jFDKad-yyTkodZX2ksj5SU_b-n-9kZrt2-LUxhSH70fl5ZH0Ezv7--BV70nFElCf0azaqt417g0CkNm_bEfgL2GTQwg
linkProvider IEEE
linkToHtml http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwjV1Nb9QwEB215QC98NEiyqeRkACJbO3E9iZHVKgWaCqEWmlv0dhx0AqSrbbJAX49M0m2WxASXPKlKLI1VuZ5_N4zwAsCESjjEiOV2BBpW6oIk9RFlFsz6bzEMnBpID-1s3P9cW7mW_DmSgsTQujJZ2HCl_1afrn0HZfKDjWbU03TbbhhtNZmUGttKipsp8eTibUqUvVuqTSG2cBUzlnWReDdpASC1Oj2tL63o-uP0uaQMBH9PrIJny0ra7fR179tvtLnnuPbkK9bPVBOvk261k38zz8MHf-3W3dgf6PyE5-v8tdd2ArNPdi9ZlC4B_XRYuW7RSuwKUXN3L3rCw9iYxUulpVI3gmCmp5r76LGrw3LI8WXt7l4ldPxtcBLgaIbiCD4XdTM8f0hVqGnhXET9-H8-P3Z0SwaN2iIkLJaG2GVBDVVVRb7GOMgUQev9BQ9xjL2JbpEIwESTNEZSWMlzcpUZlOUFZYmISBxH3aaZRMegDDSK6bbSpsFrWLrVOWztLKUQJ2tZHUAzykKBc88LotBTG2KMVLFGKkDePnPdwq3WgT62h6HobgYHD2KMQIP__74GdycneUnxcmH00-P4NbAGLGRTB_DTrvqwhOCJa172o_GX_te1A8
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Abook&rft.genre=proceeding&rft.title=Proceedings+of+the+45th+annual+Design+Automation+Conference&rft.atitle=Circuit+and+microarchitecture+evaluation+of+3D+stacking+magnetic+RAM+%28MRAM%29+as+a+universal+memory+replacement&rft.au=Dong%2C+Xiangyu&rft.au=Wu%2C+Xiaoxia&rft.au=Sun%2C+Guangyu&rft.au=Xie%2C+Yuan&rft.series=ACM+Conferences&rft.date=2008-06-08&rft.pub=ACM&rft.isbn=1605581151&rft.spage=554&rft.epage=559&rft_id=info:doi/10.1145%2F1391469.1391610
thumbnail_l http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=/lc.gif&issn=0738-100X&client=summon
thumbnail_m http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=/mc.gif&issn=0738-100X&client=summon
thumbnail_s http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=/sc.gif&issn=0738-100X&client=summon