Architectural synthesis of performance-driven multipliers with accumulator interleaving

VLSI multipliers assume different characteristics in terms of latency, throughput and area for different target applications. This paper proposes a methodology of automatically generating a multiplier from the user's specifications of latency, throughput, and area. The entire gamut of multiplie...

Full description

Saved in:
Bibliographic Details
Published in30th ACM/IEEE Design Automation Conference pp. 303 - 307
Main Authors Ghosh, Debabrata, Nandy, S. K., Sadayappan, P., Parthasarathy, K.
Format Conference Proceeding
LanguageEnglish
Published New York, NY, USA ACM 01.07.1993
SeriesACM Conferences
Subjects
Online AccessGet full text
ISBN9780897915779
0897915771
ISSN0738-100X
DOI10.1145/157485.164902

Cover

Abstract VLSI multipliers assume different characteristics in terms of latency, throughput and area for different target applications. This paper proposes a methodology of automatically generating a multiplier from the user's specifications of latency, throughput, and area. The entire gamut of multipliers, starting from low area, moderate performance multipliers to high performance ones with low latency and/or very high throughput is captured in this synthesis procedure. The architecture comprises of a smaller core, a Front End Server (FES) and a Back End Processor (BEP) which allows to use the basic core repetitively for multiplication of larger numbers. Through a novel method of accumulator interleaving the multipliers designed using the proposed methodology support better performance compared to conventional approaches. The proposed methodology can be used for synthesis of multipliers occupying any place (feasible in a given technology) in the A - L - T (Area, Latency, Throughput) space, subject to an affordable power dissipation.
AbstractList VLSI multipliers assume different characteristics in terms of latency, throughput and area for different target applications. This paper proposes a methodology of automatically generating a multiplier from the user's specifications of latency, throughput, and area. The entire gamut of multipliers, starting from low area, moderate performance multipliers to high performance ones with low latency and/or very high throughput is captured in this synthesis procedure. The architecture comprises of a smaller core, a Front End Server (FES) and a Back End Processor (BEP) which allows to use the basic core repetitively for multiplication of larger numbers. Through a novel method of accumulator interleaving the multipliers designed using the proposed methodology support better performance compared to conventional approaches. The proposed methodology can be used for synthesis of multipliers occupying any place (feasible in a given technology) in the A - L - T (Area, Latency, Throughput) space, subject to an affordable power dissipation.
Author Nandy, S. K.
Ghosh, Debabrata
Sadayappan, P.
Parthasarathy, K.
Author_xml – sequence: 1
  givenname: Debabrata
  surname: Ghosh
  fullname: Ghosh, Debabrata
– sequence: 2
  givenname: S. K.
  surname: Nandy
  fullname: Nandy, S. K.
– sequence: 3
  givenname: P.
  surname: Sadayappan
  fullname: Sadayappan, P.
– sequence: 4
  givenname: K.
  surname: Parthasarathy
  fullname: Parthasarathy, K.
BookMark eNqNkDtPwzAYRS1RJErpyMSSiYkUO45je6wqXlIlFhBslu18oYa8sJ2i_nuCgsTKXa50dXSHc4pmbdcCQucErwjJ2TVhPBdsRYpc4uwILSUXWEgux53LGZpjTkVKMH49QcsQ3vGYnBEq5Ry9rL3duQg2Dl7XSTi0cQfBhaSrkh581flGtxbS0rs9tEkz1NH1tQMfki8Xd4m2dhhHHTufuDaCr0HvXft2ho4rXQdY_vYCPd_ePG3u0-3j3cNmvU11xrOYSpOXUJoCBKM0K6EyYIixXHMqDRSGWkFNzgthWZnxnNPCWopzWmlJS5EZukCX02_vu88BQlSNCxbqWrfQDUFRwjBmhRzBiwl0AKB67xrtD4oUGGeU_91o2yjTdR9BEax-5KpJrprkjuDVv0BlvIOKfgN-0ntE
ContentType Conference Proceeding
Copyright 1993 ACM
Copyright_xml – notice: 1993 ACM
DBID 6IE
6IL
CBEJK
RIE
RIL
7SC
8FD
JQ2
L7M
L~C
L~D
DOI 10.1145/157485.164902
DatabaseName IEEE Electronic Library (IEL) Conference Proceedings
IEEE Proceedings Order Plan All Online (POP All Online) 1998-present by volume
IEEE Xplore All Conference Proceedings
IEEE Electronic Library (IEL)
IEEE Proceedings Order Plans (POP All) 1998-Present
Computer and Information Systems Abstracts
Technology Research Database
ProQuest Computer Science Collection
Advanced Technologies Database with Aerospace
Computer and Information Systems Abstracts – Academic
Computer and Information Systems Abstracts Professional
DatabaseTitle Computer and Information Systems Abstracts
Technology Research Database
Computer and Information Systems Abstracts – Academic
Advanced Technologies Database with Aerospace
ProQuest Computer Science Collection
Computer and Information Systems Abstracts Professional
DatabaseTitleList
Database_xml – sequence: 1
  dbid: RIE
  name: IEEE Electronic Library (IEL)
  url: https://proxy.k.utb.cz/login?url=https://ieeexplore.ieee.org/
  sourceTypes: Publisher
DeliveryMethod fulltext_linktorsrc
Discipline Engineering
EndPage 307
ExternalDocumentID 1600237
Genre orig-research
Conference Paper
GroupedDBID 6IE
6IK
AAJGR
ACGHX
ACM
ADPZR
ALMA_UNASSIGNED_HOLDINGS
APO
BEFXN
BFFAM
BGNUA
BKEBE
BPEOZ
CBEJK
GUFHI
OCL
RIB
RIC
RIE
123
29O
6IF
6IH
6IL
6IM
6IN
AAWTH
ACGFS
ADZIZ
CHZPO
IEGSK
IJVOP
IPLJI
M43
RIL
RNS
7SC
8FD
JQ2
L7M
LHSKQ
L~C
L~D
ID FETCH-LOGICAL-a272t-9b4dedb6e85332defbeb1bc7a739be6b3c83b4768c5d274736cc3043fa93d82b3
IEDL.DBID RIE
ISBN 9780897915779
0897915771
ISSN 0738-100X
IngestDate Fri Jul 11 16:27:34 EDT 2025
Tue Aug 26 22:19:11 EDT 2025
Wed Jan 31 06:50:23 EST 2024
Wed Jan 31 06:49:53 EST 2024
IsPeerReviewed false
IsScholarly true
Language English
License Permission to make digital or hard copies of all or part of this work for personal or classroom use is granted without fee provided that copies are not made or distributed for profit or commercial advantage and that copies bear this notice and the full citation on the first page. Copyrights for components of this work owned by others than ACM must be honored. Abstracting with credit is permitted. To copy otherwise, or republish, to post on servers or to redistribute to lists, requires prior specific permission and/or a fee. Request permissions from Permissions@acm.org
LinkModel DirectLink
MeetingName DAC93: The 30th ACM/IEEE Design Automation Conference
MergedId FETCHMERGED-LOGICAL-a272t-9b4dedb6e85332defbeb1bc7a739be6b3c83b4768c5d274736cc3043fa93d82b3
Notes SourceType-Conference Papers & Proceedings-1
ObjectType-Conference Paper-1
content type line 25
PQID 31500569
PQPubID 23500
PageCount 5
ParticipantIDs proquest_miscellaneous_31500569
acm_books_10_1145_157485_164902
acm_books_10_1145_157485_164902_brief
ieee_primary_1600237
PublicationCentury 1900
PublicationDate 19930701
19930000
19930601
PublicationDateYYYYMMDD 1993-07-01
1993-01-01
1993-06-01
PublicationDate_xml – month: 07
  year: 1993
  text: 19930701
  day: 01
PublicationDecade 1990
PublicationPlace New York, NY, USA
PublicationPlace_xml – name: New York, NY, USA
PublicationSeriesTitle ACM Conferences
PublicationTitle 30th ACM/IEEE Design Automation Conference
PublicationTitleAbbrev DAC
PublicationYear 1993
Publisher ACM
Publisher_xml – name: ACM
SSID ssj0000451399
ssj0004161
Score 1.3335016
Snippet VLSI multipliers assume different characteristics in terms of latency, throughput and area for different target applications. This paper proposes a methodology...
SourceID proquest
ieee
acm
SourceType Aggregation Database
Publisher
StartPage 303
SubjectTerms Database machines
Delay
Design methodology
Hardware -- Electronic design automation -- High-level and register-transfer level synthesis
Hardware -- Electronic design automation -- High-level and register-transfer level synthesis -- Datapath optimization
Hardware -- Electronic design automation -- Logic synthesis -- Circuit optimization
Hardware -- Integrated circuits -- Logic circuits -- Arithmetic and datapath circuits
Hardware -- Very large scale integration design
Hardware -- Very large scale integration design -- VLSI packaging -- Input -- output styles
Instruments
Interleaved codes
Logic
Pipeline processing
Space technology
Throughput
Very large scale integration
Title Architectural synthesis of performance-driven multipliers with accumulator interleaving
URI https://ieeexplore.ieee.org/document/1600237
https://www.proquest.com/docview/31500569
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwjV1NT-MwEB1RTnCB3YIoy4IPcMMlje04PqJdULVSERIg9WbZji0hIEH9OCy_Hk_StAiQ4BZLiZzYjj3zZt4bgONMOBkywSiXQlKugqFGOUWTkBVZwk1iA_KdR1fZ8I7_G4vxGpwuuTDe-zr5zPfxso7lF5WbI1R2NsAgEpMd6EipGq7WEk9BnZTatG45kYNaKzWuYJQvTca19qOSaiCkHCyUd9q2asU3uTiLbZ6LfvQiFEItHeOeFoVXPuzW9RF0uQWj9uWbzJOH_nxm--7lna7jd79uG3ZWZD9yvTzGfsCaL3_C5hudwi6Mz1fhBvNIbv6X0Wyc3k9JFcj1inlA6d8Jbp5k1GQpYpVtgkAvOXexdywUVk1IjUE-eoNIxg7cXV7c_hnSRUkGalKZzqiyvPCFzXw85Vla-GDjXm-dNJIp6zPLXM4sjy6MEwX6uyxzjiWcBaNYkaeW7cJ6WZV-D0gapDQ5Mrll4Ao1YaIlmBcq9Sa1IpU9OIpjr9HXmOqGPi10Mzu6mZ0enHxxh7aTex960MXR1s-NfodeDHTsoJ1PHf8pDJSY0lfzqWbRSo6Godr__MFfsNGkPSIQcwDrs8nc_46mycwe1mvyFRps2HY
linkProvider IEEE
linkToHtml http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwjV1NT9wwEB0BPbRcSgsVS1vwob3VS9YfcXxELWjbsggJkPZm2Y4tISBB-3GAX48n2exWLRK9xVIiJ7Zjz7yZ9wbgSy69irnkVCipqNDRUqu9plnMyzwTNnMR-c6js3x4JX6N5XgNvi25MCGEJvks9PGyieWXtZ8jVHY4wCASV-vwSgqhWMvWWiIqqJTSGNcdK3LQqKWmNYwCptm4UX_USg-kUoOF9k7X1p38ppCHqS0K2U9-hEawZd36u0XplX_26-YQOnkLo-7129yTm_585vr-8S9lx__9vi3YWdH9yPnyIHsHa6F6D5t_KBVuw_hoFXCwt-TioUqG4_R6SupIzlfcA0p_THD7JKM2TxHrbBOEesmRT71jqbB6QhoU8jZYxDJ24Ork-PL7kC6KMlDLFJtR7UQZSpeHdM5zVobo0m7vvLKKaxdyx33BnUhOjJclerw8955ngkereVkwxz_ARlVXYRcIi0rZArncKgqNqjDJFixKzYJlTjLVg4M09ga9jalpCdTStLNj2tnpwdcX7jBuch1iD7ZxtM19q-BhFgOdOujm06S_CkMltgr1fGp4spOTaaj3nn_wAF4PL0en5vTn2e-P8KZNgkRY5hNszCbz8DkZKjO336zPJ5u828E
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Abook&rft.genre=proceeding&rft.title=Proceedings+of+the+30th+international+Design+Automation+Conference&rft.atitle=Architectural+synthesis+of+performance-driven+multipliers+with+accumulator+interleaving&rft.au=Ghosh%2C+Debabrata&rft.au=Nandy%2C+S.+K.&rft.au=Sadayappan%2C+P.&rft.au=Parthasarathy%2C+K.&rft.series=ACM+Conferences&rft.date=1993-07-01&rft.pub=ACM&rft.isbn=9780897915779&rft.spage=303&rft.epage=307&rft_id=info:doi/10.1145%2F157485.164902
thumbnail_l http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=/lc.gif&issn=0738-100X&client=summon
thumbnail_m http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=/mc.gif&issn=0738-100X&client=summon
thumbnail_s http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=/sc.gif&issn=0738-100X&client=summon