Simultaneous transistor pairing and placement for CMOS standard cells
This paper presents an integer linear programming approach to transistor placement problem for CMOS standard cells with objectives of minimizing cell width, wiring density, wiring length, diffusion contour roughness, and misalignments of common ploy gates. Our approach considers transistor pairing a...
        Saved in:
      
    
          | Published in | 2015 Design, Automation & Test in Europe Conference & Exhibition (DATE) pp. 1647 - 1652 | 
|---|---|
| Main Authors | , , , , , , | 
| Format | Conference Proceeding | 
| Language | English | 
| Published | 
            EDAA
    
        01.03.2015
     | 
| Subjects | |
| Online Access | Get full text | 
| ISSN | 1530-1591 | 
| DOI | 10.5555/2755753.2757194 | 
Cover
| Summary: | This paper presents an integer linear programming approach to transistor placement problem for CMOS standard cells with objectives of minimizing cell width, wiring density, wiring length, diffusion contour roughness, and misalignments of common ploy gates. Our approach considers transistor pairing and transistor placement simultaneously. It can achieve a smaller number of transistor chains than the well-known bipartite approach. About 31% of the 185 cells created by it have smaller widths and no cells whose widths are larger than their handcrafted counterparts. | 
|---|---|
| ISSN: | 1530-1591 | 
| DOI: | 10.5555/2755753.2757194 |