Computing platforms for software-defined radio

This book addresses Software-Defined Radio (SDR) baseband processing from the computer architecture point of view, providing a detailed exploration of different computing platforms by classifying different approaches, highlighting the common features related to SDR requirements and by showing pros a...

Full description

Saved in:
Bibliographic Details
Other Authors: Hussain, Waqar, (Editor), Nurmi, Jari., Isoaho, Jouni., Garzia, F.
Format: eBook
Language: English
Published: Cham : Springer International Publishing, 2016.
Subjects:
ISBN: 9783319496795
9783319496788
Physical Description: 1 online resource (xii, 240 pages)

Cover

Table of contents

LEADER 06346cam a2200529Mi 4500
001 99707
003 CZ-ZlUTB
005 20201229193743.0
006 m o d
007 cr |n|---|||||
008 170107s2016 sz ob 000 0 eng d
040 |a EBLCP  |b eng  |e rda  |e pn  |c EBLCP  |d OCLCQ  |d YDX  |d N$T  |d GW5XE  |d IDEBK  |d AZU  |d OCLCF  |d UAB  |d COO  |d UPM  |d CNCGM  |d IOG  |d VT2  |d ESU  |d JBG  |d IAD  |d GZM  |d ICW  |d ICN  |d OH1  |d OCLCQ  |d U3W  |d IAD  |d KSU  |d MERER  |d OCLCQ  |d VLB  |d OCLCQ  |d OCL 
020 |a 9783319496795 
020 |z 9783319496788 
024 7 |a 10.1007/978-3-319-49679-5  |2 doi 
035 |a (OCoLC)967891292  |z (OCoLC)967512001  |z (OCoLC)967681745  |z (OCoLC)967840338  |z (OCoLC)967844355  |z (OCoLC)970734185  |z (OCoLC)971040738  |z (OCoLC)971088880  |z (OCoLC)973120944  |z (OCoLC)974650732  |z (OCoLC)980215135  |z (OCoLC)980921420  |z (OCoLC)981103453  |z (OCoLC)985038357 
245 0 0 |a Computing platforms for software-defined radio /  |c Waqar Hussain, Jari Nurmi, Jouni Isoaho, Fabio Garzia, editors. 
264 1 |a Cham :  |b Springer International Publishing,  |c 2016. 
264 4 |c ©2017 
300 |a 1 online resource (xii, 240 pages) 
336 |a text  |b txt  |2 rdacontent 
337 |a počítač  |b c  |2 rdamedia 
338 |a online zdroj  |b cr  |2 rdacarrier 
505 0 |a Preface; Acknowledgements; Contents; Contributors; 1 The Evolution of Software-Defined Radio: An Introduction; Part-I: Architectures, Designs, and Implementations; Part-II: Software-Based Radio Cognition and Implementation Tools; Reference; Part I Architectures, Designs and Implementations; 2 Design Transformation from a Single-Core to a Multi-Core Architecture Targeting Massively Parallel Signal Processing Algorithms; 2.1 Introduction; 2.2 Existing State of the Art; 2.2.1 MORPHEUS; 2.2.2 P2012; 2.2.3 NineSilica; 2.2.4 RAW; 2.2.5 CRISP; 2.2.6 Intel's Single-Chip Cloud Computer; 2.2.7 TILE64™ 
505 8 |a 2.3 Scalable CGRAs2.4 The Network-on-Chip; 2.5 Hardware/Software Integration; 2.5.1 Loading Configuration and Data; 2.5.2 Context Enabling and Execution; 2.5.3 Synchronization; 2.6 Heterogeneous Accelerator-Rich Reconfigurable Platform; 2.7 Application Mapping; 2.8 Measurement and Estimation; 2.9 Evaluation and Comparisons; 2.10 Conclusions; References; 3 The CoreVA-MPSoC: A Multiprocessor Platform for Software-Defined Radio; 3.1 Introduction; 3.2 Related Work; 3.3 The CoreVA-MPSoC Architecture; 3.3.1 CoreVA VLIW CPU; 3.3.2 CPU Cluster; 3.3.3 Network-on-Chip; 3.3.3.1 Switch Box. 
505 8 |a 3.3.3.2 Network Interface3.3.3.3 Globally Asynchronous Locally Synchronous; 3.4 Implementation Results in a 28nm FD-SOI Technology; 3.4.1 CoreVA VLIW CPU Implementation Results; 3.4.2 MPSoC Implementation Results; 3.5 Programming the CoreVA-MPSoC; 3.5.1 Communication Model; 3.5.2 StreamIt Language and Compiler; 3.6 Mapping SDR Algorithms to the CoreVA-MPSoC; 3.6.1 Mapping SDR Algorithms to a Single CPU VLIW Core; 3.6.2 Benchmark Results for CoreVA-MPSoC; 3.7 Summary; References; 4 Design and Implementation of IEEE 802.11a/g Receiver Blocks on a Coarse-Grained Reconfigurable Array. 
505 8 |a 4.1 Introduction4.2 Platform Architecture; 4.3 Design Implementation and Algorithm Mapping; 4.3.1 Time Synchronization; 4.3.2 Frequency Offset Estimation; 4.3.3 Channel Estimation; 4.4 Experimental Results and Conclusion; References; 5 Reconfigurable Multiprocessor Systems-on-Chip; 5.1 Introduction and Motivation; 5.2 Background: Reconfigurable Hardware; 5.3 Dynamic and Partial Reconfiguration; 5.3.1 Benefits of Dynamic and Partial Reconfiguration for Software Defined Radio Applications; 5.4 Reconfigurable Multiprocessor Systems-on-Chip. 
505 8 |a 5.4.1 rMIMD: Multiprocessors with Reconfigurable Instruction Streams5.4.2 MIrMD: Multiprocessors with Reconfigurable Data Streams; 5.4.3 rMIrMD: Multiprocessors with Reconfigurable Instruction and Reconfigurable Data Streams; 5.4.3.1 RAMPSoC; 5.4.3.2 RAR-MPSoC; 5.5 Conclusion and Outlook; References; 6 Ninesilica: A Homogeneous MPSoC Approach for SDR Platforms; 6.1 Introduction; 6.2 Ninesilica Architecture; 6.2.1 Network-on-Chip; 6.2.2 Power Management; 6.2.3 I/O Management; 6.2.4 Hardware Implementation; 6.3 Cases Studies; 6.3.1 WCDMA; 6.3.2 OFDM; 6.4 Analysis of Results. 
500 |a 6.4.1 WCDMA Cell Search. 
504 |a Includes bibliographical references. 
506 |a Plný text je dostupný pouze z IP adres počítačů Univerzity Tomáše Bati ve Zlíně nebo vzdáleným přístupem pro zaměstnance a studenty 
520 |a This book addresses Software-Defined Radio (SDR) baseband processing from the computer architecture point of view, providing a detailed exploration of different computing platforms by classifying different approaches, highlighting the common features related to SDR requirements and by showing pros and cons of the proposed solutions. Coverage includes architectures exploiting parallelism by extending single-processor environment (such as VLIW, SIMD, TTA approaches), multi-core platforms distributing the computation to either a homogeneous array or a set of specialized heterogeneous processors, and architectures exploiting fine-grained, coarse-grained, or hybrid reconfigurability. Describes a computer engineering approach to SDR baseband processing hardware; Discusses implementation of numerous compute-intensive signal processing algorithms on single and multicore platforms; Enables deep understanding of optimization techniques related to power and energy consumption of multicore platforms using several basic and high-level performance indicators; Includes prototyping details of single and multicore platforms on ASICs and FPGAs. 
590 |a SpringerLink  |b Springer Complete eBooks 
650 0 |a Software radio. 
650 0 |a Communications software. 
650 0 |a Digital audio broadcasting. 
650 0 |a Software architecture. 
655 7 |a elektronické knihy  |7 fd186907  |2 czenas 
655 9 |a electronic books  |2 eczenas 
700 1 |a Hussain, Waqar,  |e editor. 
700 1 |a Nurmi, Jari. 
700 1 |a Isoaho, Jouni. 
700 1 |a Garzia, F. 
776 0 8 |i Print version:  |a Hussain, Waqar.  |t Computing Platforms for Software-Defined Radio.  |d Cham : Springer International Publishing, ©2016  |z 9783319496788 
856 4 0 |u https://proxy.k.utb.cz/login?url=https://link.springer.com/10.1007/978-3-319-49679-5  |y Plný text 
992 |c NTK-SpringerENG 
999 |c 99707  |d 99707