Low hardware complexity encryption algorithm using order 1-D programmable linear cellular automata

Cryptography play an most essential role in the field of data security. This paper, we proposed cryptographically secure encryption algorithm architecture using order one dimensional programmable linear cellular automata (1 st LCA). This paper also emphasizes on the comparative analysis of hardware...

Full description

Saved in:
Bibliographic Details
Published in2017 4th International Conference on Signal Processing and Integrated Networks (SPIN) pp. 385 - 389
Main Authors Gangadari, Bhoopal Rao, Ahamed, Shaik Rafi
Format Conference Proceeding
LanguageEnglish
Published IEEE 01.02.2017
Subjects
Online AccessGet full text
DOI10.1109/SPIN.2017.8049979

Cover

Abstract Cryptography play an most essential role in the field of data security. This paper, we proposed cryptographically secure encryption algorithm architecture using order one dimensional programmable linear cellular automata (1 st LCA). This paper also emphasizes on the comparative analysis of hardware utilization for conventional AES algorithm and encryption algorithm using 1 st LCA in terms of power, area and throughput. Moreover, the cryptographic properties like correlation immunity bias, strict avalanche criteria, non linearity and entropy are used to evaluate the level of security provided by AES algorithm and encryption algorithm architecture using LCA. The synthesis results of FPGA shows that the encryption algorithm architecture using 1 st order one dimensional programmable linear cellular automata (1 st LCA) gives better level of security, low power consumption, high efficiency compared to that of standard AES algorithm. The proposed encryption algorithm attained a throughput of 1.33 Gbps and high operating frequency of 534 MHz compared with existing designs.
AbstractList Cryptography play an most essential role in the field of data security. This paper, we proposed cryptographically secure encryption algorithm architecture using order one dimensional programmable linear cellular automata (1 st LCA). This paper also emphasizes on the comparative analysis of hardware utilization for conventional AES algorithm and encryption algorithm using 1 st LCA in terms of power, area and throughput. Moreover, the cryptographic properties like correlation immunity bias, strict avalanche criteria, non linearity and entropy are used to evaluate the level of security provided by AES algorithm and encryption algorithm architecture using LCA. The synthesis results of FPGA shows that the encryption algorithm architecture using 1 st order one dimensional programmable linear cellular automata (1 st LCA) gives better level of security, low power consumption, high efficiency compared to that of standard AES algorithm. The proposed encryption algorithm attained a throughput of 1.33 Gbps and high operating frequency of 534 MHz compared with existing designs.
Author Gangadari, Bhoopal Rao
Ahamed, Shaik Rafi
Author_xml – sequence: 1
  givenname: Bhoopal Rao
  surname: Gangadari
  fullname: Gangadari, Bhoopal Rao
  email: bhoopal@iitg.ernet.in
  organization: Dept. of Electron. & Electr. Eng., Indian Inst. of Technol. Guwahati, Guwahati, India
– sequence: 2
  givenname: Shaik Rafi
  surname: Ahamed
  fullname: Ahamed, Shaik Rafi
  email: rafiahamed@iitg.ernet.in
  organization: Dept. of Electron. & Electr. Eng., Indian Inst. of Technol. Guwahati, Guwahati, India
BookMark eNotj99KwzAcRiPohc49gHiTF2hN0jZpLmX-GxQV3P1I0l-6QNKULGX27R24q-9cHA58d-h6jCMg9EBJSSmRTz_f28-SESrKltRSCnmF1lK0tCGSMCEFu0W6iyd8UKk_qQTYxDB5-HV5wTCatEzZxRErP8Tk8iHg-ejGAcfUQ8K0eMFTikNSISjtAXs3gkrYgPezP4Oacwwqq3t0Y5U_wvqyK7R7e91tPoru6327ee4KJ0kurNWGV7UB04tG69YwwknDWk24qqXtLdc1cGYlkAY4F8y0XMqaVNay_mxVK_T4n3UAsJ-SCyot-8vx6g-QYVRu
ContentType Conference Proceeding
DBID 6IE
6IL
CBEJK
RIE
RIL
DOI 10.1109/SPIN.2017.8049979
DatabaseName IEEE Electronic Library (IEL) Conference Proceedings
IEEE Xplore POP ALL
IEEE Xplore All Conference Proceedings
IEEE Electronic Library (IEL)
IEEE Proceedings Order Plans (POP All) 1998-Present
DatabaseTitleList
Database_xml – sequence: 1
  dbid: RIE
  name: IEEE Electronic Library (IEL)
  url: https://proxy.k.utb.cz/login?url=https://ieeexplore.ieee.org/
  sourceTypes: Publisher
DeliveryMethod fulltext_linktorsrc
EISBN 9781509027972
1509027971
EndPage 389
ExternalDocumentID 8049979
Genre orig-research
GroupedDBID 6IE
6IL
CBEJK
RIE
RIL
ID FETCH-LOGICAL-i90t-ffbc634cecd75bb8c2060528b06a49fdf6b4e62f9e05e6672c8699403ff2d8b03
IEDL.DBID RIE
IngestDate Thu Jun 29 18:37:03 EDT 2023
IsPeerReviewed false
IsScholarly false
Language English
LinkModel DirectLink
MergedId FETCHMERGED-LOGICAL-i90t-ffbc634cecd75bb8c2060528b06a49fdf6b4e62f9e05e6672c8699403ff2d8b03
PageCount 5
ParticipantIDs ieee_primary_8049979
PublicationCentury 2000
PublicationDate 2017-Feb.
PublicationDateYYYYMMDD 2017-02-01
PublicationDate_xml – month: 02
  year: 2017
  text: 2017-Feb.
PublicationDecade 2010
PublicationTitle 2017 4th International Conference on Signal Processing and Integrated Networks (SPIN)
PublicationTitleAbbrev SPIN
PublicationYear 2017
Publisher IEEE
Publisher_xml – name: IEEE
Score 1.6367737
Snippet Cryptography play an most essential role in the field of data security. This paper, we proposed cryptographically secure encryption algorithm architecture...
SourceID ieee
SourceType Publisher
StartPage 385
SubjectTerms 1 st order one dimensional programmable linear cellular automata (1 st LCA)
Advanced Encryption Standard (AES)
Algorithm design and analysis
Automata
cellular automata (CA)
Ciphers
Encryption
Field Programmable Gate Array (FPGA)
Signal processing algorithms
Title Low hardware complexity encryption algorithm using order 1-D programmable linear cellular automata
URI https://ieeexplore.ieee.org/document/8049979
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwjV3NS8MwFA9zJ08qm_hNDh5tl7ZpmpzVMcSJ4ITdRl6azKFbpbRM_etN0jpRPHgL4UHCe5D39fu9IHQuNEk5l65yL7KAqgwCSKQJBGGCKakY-GHV4zs2eqQ303TaQRcbLozW2oPPdOiWvpefF6p2pbIBd_F5JrbQVsZZw9VqG5UREYMHmwc7rFYWtnI_Pkzx_mK4g8ZfJzUwkeewriBUH7-GMP73Kruo_83Mw_cbn7OHOnrVQ3BbrLFjT61lqbEHies3G11jK16--zcBy5d5US6qpyV2SPc59iM3cRRc4RahtXQcKuyCTlliV853-FQs66qwMa3so8nwenI5Ctq_E4KFIFVgDCiWUKVVnqUAXMXE5i0xB8IkFSY3DKhmsXGm0oxlseJMCEoSY-LcSiX7qLsqVvoAYaJzTUGAiW3qkUcJpFwBS5VKUhPZx_EQ9Zx6Zq_NdIxZq5mjv7eP0bYzUYN7PkHdqqz1qXXrFZx5e34Ct42oNQ
linkProvider IEEE
linkToHtml http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwjV3NS8MwFA9zHvSksonf5uDRdmmbpM1ZHVO3IThht5GkyRxzq5SWqX-9SVonigdvITxIeA_yvn6_FwAumEIkSbit3LPYwzIWnoi49hiijEouqXDDqgdD2nvCd2MyboDLNRdGKeXAZ8q3S9fLTzNZ2lJZJ7Hxecw2wCbBGJOKrVW3KgPEOo8mE7ZordivJX98meI8RncHDL7OqoAic78shC8_fo1h_O9ldkH7m5sHH9ZeZw801LIFRD9bQcufWvFcQQcTV28mvoZGPH93rwLkL9MsnxXPC2ix7lPohm7CwLuGNUZrYVlU0IadPIe2oG8RqpCXRWaiWt4Go-7N6Krn1b8neDOGCk9rIWmEpZJpTIRIZIhM5hImAlGOmU41FVjRUFtjKUrjUCaUMYwircPUSEX7oLnMluoAQKRShQUTOjTJRxpEgiRSUCJlRHRgnsdD0LLqmbxW8zEmtWaO_t4-B1u90aA_6d8O74_BtjVXhYI-Ac0iL9WpcfKFOHO2_QSvl6uC
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Abook&rft.genre=proceeding&rft.title=2017+4th+International+Conference+on+Signal+Processing+and+Integrated+Networks+%28SPIN%29&rft.atitle=Low+hardware+complexity+encryption+algorithm+using+order+1-D+programmable+linear+cellular+automata&rft.au=Gangadari%2C+Bhoopal+Rao&rft.au=Ahamed%2C+Shaik+Rafi&rft.date=2017-02-01&rft.pub=IEEE&rft.spage=385&rft.epage=389&rft_id=info:doi/10.1109%2FSPIN.2017.8049979&rft.externalDocID=8049979