HiPReP: High-Performance Reconfigurable Processor - Architecture and Compiler
The computational parallelism and energy efficiency inherent in reconfigurable hardware architectures like finegrained Field-Programmable Gate Arrays (FPGAs) and Coarse-Grained Reconfigurable Arrays (CGRAs) have been a subject of research mostly for Multimedia applications for many years [1]. The sa...
        Saved in:
      
    
          | Published in | International Conference on Field-programmable Logic and Applications pp. 380 - 381 | 
|---|---|
| Main Authors | , , | 
| Format | Conference Proceeding | 
| Language | English | 
| Published | 
            IEEE
    
        01.08.2021
     | 
| Subjects | |
| Online Access | Get full text | 
| ISSN | 1946-1488 | 
| DOI | 10.1109/FPL53798.2021.00074 | 
Cover
| Summary: | The computational parallelism and energy efficiency inherent in reconfigurable hardware architectures like finegrained Field-Programmable Gate Arrays (FPGAs) and Coarse-Grained Reconfigurable Arrays (CGRAs) have been a subject of research mostly for Multimedia applications for many years [1]. The said strengths of reconfigurable systems are also beneficial for other application domains, e.g. High-Performance Computing (HPC), since single-core and multicore systems may soon hit scaling limits. | 
|---|---|
| ISSN: | 1946-1488 | 
| DOI: | 10.1109/FPL53798.2021.00074 |