Optimizing cell area by applying an alternative transistor folding technique in an open source physical synthesis CAD tool
Traditional synthesis flows dedicated to design ASICs typically adopt standard cells approach to generate VLSI circuits. As a consequence, the layouts of these circuits are not fully optimized due to the restricted number of cells present in the library. To solve this problem, ASTRAN, an open source...
Saved in:
| Published in | 2016 IEEE 7th Latin American Symposium on Circuits & Systems (LASCAS) pp. 355 - 358 |
|---|---|
| Main Authors | , , , , , |
| Format | Conference Proceeding |
| Language | English |
| Published |
IEEE
11.04.2016
|
| Subjects | |
| Online Access | Get full text |
| DOI | 10.1109/LASCAS.2016.7451083 |
Cover
| Abstract | Traditional synthesis flows dedicated to design ASICs typically adopt standard cells approach to generate VLSI circuits. As a consequence, the layouts of these circuits are not fully optimized due to the restricted number of cells present in the library. To solve this problem, ASTRAN, an open source automatic synthesis tool, was developed. This tool generates layouts with unrestricted cell structures and obtains results with similar density compared to state-of-the-art alternatives. A key step on the ASTRAN flow is the transistor folding, which consists in breaking the transistors that exceed the height limit defined in the project rules. This step is executed in ASTRAN only into single transistors. This paper addresses this issue and introduces a new folding methodology that identifies all stacks of transistors series and applies the folding technique for each of these arrangements. The results obtained through this new folding technique show reductions in cell area. |
|---|---|
| AbstractList | Traditional synthesis flows dedicated to design ASICs typically adopt standard cells approach to generate VLSI circuits. As a consequence, the layouts of these circuits are not fully optimized due to the restricted number of cells present in the library. To solve this problem, ASTRAN, an open source automatic synthesis tool, was developed. This tool generates layouts with unrestricted cell structures and obtains results with similar density compared to state-of-the-art alternatives. A key step on the ASTRAN flow is the transistor folding, which consists in breaking the transistors that exceed the height limit defined in the project rules. This step is executed in ASTRAN only into single transistors. This paper addresses this issue and introduces a new folding methodology that identifies all stacks of transistors series and applies the folding technique for each of these arrangements. The results obtained through this new folding technique show reductions in cell area. |
| Author | Ziesemer, Adriel M. Moreira, Matheus T. Smaniotto, Gustavo H. Machado, Joao J. S. da Rosa, Leomar S. Marques, Felipe S. |
| Author_xml | – sequence: 1 givenname: Gustavo H. surname: Smaniotto fullname: Smaniotto, Gustavo H. email: ghsmaniotto@inf.ufpel.edu.br organization: Univ. Fed. de Pelotas, Pelotas, Brazil – sequence: 2 givenname: Joao J. S. surname: Machado fullname: Machado, Joao J. S. email: jjdsmachado@inf.ufpel.edu.br organization: Univ. Fed. de Pelotas, Pelotas, Brazil – sequence: 3 givenname: Matheus T. surname: Moreira fullname: Moreira, Matheus T. email: matheus.moreira@acad.pucrs.br organization: Pontificia Univ. Catolica do Rio Grande do Sul, Rio Grande, Brazil – sequence: 4 givenname: Adriel M. surname: Ziesemer fullname: Ziesemer, Adriel M. email: adriel.ziesemer@canoas.ifrs.edu.br organization: Inst. Fed. do Rio Grande do Sul, Rio Grande, Brazil – sequence: 5 givenname: Felipe S. surname: Marques fullname: Marques, Felipe S. email: felipem@inf.ufpel.edu.br organization: Univ. Fed. de Pelotas, Pelotas, Brazil – sequence: 6 givenname: Leomar S. surname: da Rosa fullname: da Rosa, Leomar S. email: leomarjr@inf.ufpel.edu.br organization: Univ. Fed. de Pelotas, Pelotas, Brazil |
| BookMark | eNotkM1qwzAQhFVoD03aJ8hlX8CpJdmWfTTuLwRySHsOa3ndCBTJlZWC8_R1aE4DwzcDMwt267wjxlY8XXOeVk-betfUu7VIebFWWc7TUt6wBc8KJVUp8-KenbdDNEdzNu4bNFkLGAihnQCHwU4XFx2gjRQcRvNLEAO60YzRB-i97S5EJH1w5udEYNwF9wM5GP0paILhMI1Go4VxcvFAcxKa-hmi9_aB3fVoR3q86pJ9vb58Nu_JZvv20dSbxPBKxkR0XclVJ7KizYl6KeYdGW8VoipEX_Z6lopKgarN85xLTYJ6TSqjLpshKZds9d9riGg_BHPEMO2vd8g_7WldBg |
| ContentType | Conference Proceeding |
| DBID | 6IE 6IL CBEJK RIE RIL |
| DOI | 10.1109/LASCAS.2016.7451083 |
| DatabaseName | IEEE Electronic Library (IEL) Conference Proceedings IEEE Xplore POP ALL IEEE Xplore All Conference Proceedings IEEE Electronic Library (IEL) IEEE Proceedings Order Plans (POP All) 1998-Present |
| DatabaseTitleList | |
| Database_xml | – sequence: 1 dbid: RIE name: IEEE Electronic Library (IEL) url: https://proxy.k.utb.cz/login?url=https://ieeexplore.ieee.org/ sourceTypes: Publisher |
| DeliveryMethod | fulltext_linktorsrc |
| EISBN | 1467378356 9781467378352 |
| EndPage | 358 |
| ExternalDocumentID | 7451083 |
| Genre | orig-research |
| GroupedDBID | 6IE 6IL CBEJK RIE RIL |
| ID | FETCH-LOGICAL-i193t-2dd817d246b5eef3245141b7aa762f8fc7629e82a7b55513ce2efce74ed47aa33 |
| IEDL.DBID | RIE |
| IngestDate | Wed Jun 26 19:23:36 EDT 2024 |
| IsPeerReviewed | false |
| IsScholarly | false |
| Language | English |
| LinkModel | DirectLink |
| MergedId | FETCHMERGED-LOGICAL-i193t-2dd817d246b5eef3245141b7aa762f8fc7629e82a7b55513ce2efce74ed47aa33 |
| PageCount | 4 |
| ParticipantIDs | ieee_primary_7451083 |
| PublicationCentury | 2000 |
| PublicationDate | 2016-04-11 |
| PublicationDateYYYYMMDD | 2016-04-11 |
| PublicationDate_xml | – month: 04 year: 2016 text: 2016-04-11 day: 11 |
| PublicationDecade | 2010 |
| PublicationTitle | 2016 IEEE 7th Latin American Symposium on Circuits & Systems (LASCAS) |
| PublicationTitleAbbrev | LASCAS |
| PublicationYear | 2016 |
| Publisher | IEEE |
| Publisher_xml | – name: IEEE |
| Score | 1.591962 |
| Snippet | Traditional synthesis flows dedicated to design ASICs typically adopt standard cells approach to generate VLSI circuits. As a consequence, the layouts of these... |
| SourceID | ieee |
| SourceType | Publisher |
| StartPage | 355 |
| SubjectTerms | automatic physical synthesis Layout Legged locomotion Libraries Logic gates transistor folding Transistors |
| Title | Optimizing cell area by applying an alternative transistor folding technique in an open source physical synthesis CAD tool |
| URI | https://ieeexplore.ieee.org/document/7451083 |
| hasFullText | 1 |
| inHoldings | 1 |
| isFullTextHit | |
| isPrint | |
| link | http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwjV1Na4NAEF2SnHpqS1L6zRx6rCbqqusxhIZQ-gVpILfg6iyEthpac0h-fWdWm9LSQ0_KMqLsqPOYefNGiCvWzPJ0kDqZ8SNHqkQ6OtHGCZXJpJ-FUhrLtniIJjN5Ow_nLXG964VBREs-Q5dPbS0_L7M1p8r6saQ3SAVt0Y5VVPdqNUJC3iDp3w2no-GU2VqR21j-GJliI8Z4X9x_3asmiry460q72faXDON_H-ZA9L578-BpF3UORQuLrtg-0pf_ttzSCnAqHlLCgqA3wPVpbmSCtABbGC-s0DdUHKKsQgiYuv4EOzVXWBZsznO1oM7tw6rxJnxsCkKMdCWQC6Eqy9eemI1vnkcTp5mq4CwJrFWOn-fKi3NfRjpENASoCDN5Ok5T-i8achEdElR-GuuQp79k6KPJMJaYSzIKgiPRKcoCj5kWpRIWyyHYZyQhjXQQ6wHmOkOleNDYiejyvi1WtXDGotmy07-Xz8Qe-45LNZ53LjrV-xovKOJX-tK6-hODjrA_ |
| linkProvider | IEEE |
| linkToHtml | http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwjV1LT8JAEN4gHvSkBoxv5-DRFtpu2-2REAkqoAmQcCPddjchaku0HODXO7OtGI0HT202s-1mZ9v5Mo9vGLshzixHerGVaDewuIi4JSOpLV_ohLuJz7k22RajoD_lDzN_VmO321oYpZRJPlM23ZpYfponK3KVtUKOJ0h4O2wXn8H9slqrohJy2lFr0Bl3O2PK1wrsSvZH0xRjM3oHbPj1tjJV5MVeFdJONr-IGP-7nEPW_K7Og-et3TliNZU12OYJv_23xQZHgJzxECMaBLkGilBTKRPEGZjQeGaovqEgI2U4QkCXESjY8rnCIiNx6qwFpXcflpU-4WOdIWbEmYBKhCLPX5ts2rubdPtW1VfBWiBcKyw3TYUTpi4PpK-URkiFqMmRYRzjn1GjkvASKeHGofSp_0uiXKUTFXKVchTyvGNWz_JMnVBilIiILgeBn-aINeJ2KNsqlYkSglqNnbIG7dt8WVJnzKstO_t7-Jrt9SfDwXxwP3o8Z_ukRwrcOM4FqxfvK3WJ9r-QV0btn-Yvs4w |
| openUrl | ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Abook&rft.genre=proceeding&rft.title=2016+IEEE+7th+Latin+American+Symposium+on+Circuits+%26+Systems+%28LASCAS%29&rft.atitle=Optimizing+cell+area+by+applying+an+alternative+transistor+folding+technique+in+an+open+source+physical+synthesis+CAD+tool&rft.au=Smaniotto%2C+Gustavo+H.&rft.au=Machado%2C+Joao+J.+S.&rft.au=Moreira%2C+Matheus+T.&rft.au=Ziesemer%2C+Adriel+M.&rft.date=2016-04-11&rft.pub=IEEE&rft.spage=355&rft.epage=358&rft_id=info:doi/10.1109%2FLASCAS.2016.7451083&rft.externalDocID=7451083 |