Data compression using mixed cascade of nonlinear logic

The subject paper presents new approach to response data compaction of multi-output digital circuits using two-input nonlinear logic with the objective of designing zeroaliasing (aliasing-free) space compression hardware for single stuck-line faults, extending well-known concept of conventional swit...

Full description

Saved in:
Bibliographic Details
Published in2013 IEEE International Instrumentation and Measurement Technology Conference (I2MTC) pp. 1544 - 1549
Main Authors Das, Sunil R., Shaw, Danny L., Biswas, Satyendra N., Assaf, Mansour H., Morton, Scott, Ozkarahan, Irem, Petriu, Emil M., Groza, Voicu
Format Conference Proceeding
LanguageEnglish
Published IEEE 01.05.2013
Subjects
Online AccessGet full text
ISBN9781467346214
1467346217
ISSN1091-5281
DOI10.1109/I2MTC.2013.6555673

Cover

Abstract The subject paper presents new approach to response data compaction of multi-output digital circuits using two-input nonlinear logic with the objective of designing zeroaliasing (aliasing-free) space compression hardware for single stuck-line faults, extending well-known concept of conventional switching theory, viz. that of compatibility relation as used in the minimization of incompletely specified sequential machines. For a pair of response data outputs of the circuit under test (CUT), the method introduces the notion of fault detection compatibility and conditional fault detection compatibility (conditional upon some other pair of response data outputs being simultaneously fault detection compatible) with respect to two-input AND/NAND and/or OR/NOR logic. The process is illustrated with the design details of space compressors for the International Symposium on Circuits and Systems or ISCAS 85 combinational and ISCAS 89 full-scan sequential benchmark circuits using simulation programs ATALANTA, FSIM and COMPACTEST, though, because of space constraints, only some partial results on simulation on ISCAS 89 full-scan sequential benchmark circuits using ATALANTA are provided here.
AbstractList The subject paper presents new approach to response data compaction of multi-output digital circuits using two-input nonlinear logic with the objective of designing zeroaliasing (aliasing-free) space compression hardware for single stuck-line faults, extending well-known concept of conventional switching theory, viz. that of compatibility relation as used in the minimization of incompletely specified sequential machines. For a pair of response data outputs of the circuit under test (CUT), the method introduces the notion of fault detection compatibility and conditional fault detection compatibility (conditional upon some other pair of response data outputs being simultaneously fault detection compatible) with respect to two-input AND/NAND and/or OR/NOR logic. The process is illustrated with the design details of space compressors for the International Symposium on Circuits and Systems or ISCAS 85 combinational and ISCAS 89 full-scan sequential benchmark circuits using simulation programs ATALANTA, FSIM and COMPACTEST, though, because of space constraints, only some partial results on simulation on ISCAS 89 full-scan sequential benchmark circuits using ATALANTA are provided here.
Author Biswas, Satyendra N.
Morton, Scott
Shaw, Danny L.
Groza, Voicu
Ozkarahan, Irem
Das, Sunil R.
Petriu, Emil M.
Assaf, Mansour H.
Author_xml – sequence: 1
  givenname: Sunil R.
  surname: Das
  fullname: Das, Sunil R.
  organization: Dept. of Comput. Sci., Troy Univ., Montgomery, AL, USA
– sequence: 2
  givenname: Danny L.
  surname: Shaw
  fullname: Shaw, Danny L.
  organization: Dept. of Comput. Sci., Troy Univ., Montgomery, AL, USA
– sequence: 3
  givenname: Satyendra N.
  surname: Biswas
  fullname: Biswas, Satyendra N.
  organization: Sch. of Eng. & Comput. Sci., Indep. Univ., Dhaka, Bangladesh
– sequence: 4
  givenname: Mansour H.
  surname: Assaf
  fullname: Assaf, Mansour H.
  organization: Dept. of Electr. & Electron. Eng., Univ. of the South Pacific, Suva, Fiji
– sequence: 5
  givenname: Scott
  surname: Morton
  fullname: Morton, Scott
  organization: Dept. of Comput. Sci., Troy Univ., Montgomery, AL, USA
– sequence: 6
  givenname: Irem
  surname: Ozkarahan
  fullname: Ozkarahan, Irem
  organization: Dept. of Comput. Sci., Troy Univ., Montgomery, AL, USA
– sequence: 7
  givenname: Emil M.
  surname: Petriu
  fullname: Petriu, Emil M.
  organization: Sch. of Inf. Technol. & Eng., Univ. of Ottawa, Ottawa, ON, Canada
– sequence: 8
  givenname: Voicu
  surname: Groza
  fullname: Groza, Voicu
  organization: Sch. of Inf. Technol. & Eng., Univ. of Ottawa, Ottawa, ON, Canada
BookMark eNo1j8tOwzAURI0oEm3JD8DGP5Dg6xu_lii8KhWxKevKdm4rozSp4iLB3xOJsjqaxRzNLNisH3pi7BZEBSDc_Uq-bZpKCsBKK6W0wQu2gHpirSXiJSucsf8Z6hmbTy0olbRwzYqcP4UQk0ijMHNmHv3J8zgcjiPlnIaef-XU7_khfVPLo8_Rt8SHHZ9GdKknP_Ju2Kd4w652vstUnLlkH89Pm-a1XL-_rJqHdZnAqFNJVqEIwTtyiG0UgTRgS4F8LbxyaGxwUksXEMlA62oQNgRwdYxSWa1wye7-vImItscxHfz4sz3_xl_b3EqP
ContentType Conference Proceeding
DBID 6IE
6IH
CBEJK
RIE
RIO
DOI 10.1109/I2MTC.2013.6555673
DatabaseName IEEE Electronic Library (IEL) Conference Proceedings
IEEE Proceedings Order Plan (POP) 1998-present by volume
IEEE Xplore All Conference Proceedings
IEEE Electronic Library (IEL)
IEEE Proceedings Order Plans (POP) 1998-present
DatabaseTitleList
Database_xml – sequence: 1
  dbid: RIE
  name: IEEE Electronic Library (IEL)
  url: https://proxy.k.utb.cz/login?url=https://ieeexplore.ieee.org/
  sourceTypes: Publisher
DeliveryMethod fulltext_linktorsrc
Discipline Engineering
Physics
EISBN 1467346233
9781467346238
EndPage 1549
ExternalDocumentID 6555673
Genre orig-research
GroupedDBID 29F
6IE
6IH
CBEJK
RIE
RIO
ID FETCH-LOGICAL-i175t-e8530bba9e933dc0be613debea40a59378b92629b33e71d94108bb194cc258653
IEDL.DBID RIE
ISBN 9781467346214
1467346217
ISSN 1091-5281
IngestDate Wed Aug 27 04:13:41 EDT 2025
IsPeerReviewed false
IsScholarly false
Language English
LinkModel DirectLink
MergedId FETCHMERGED-LOGICAL-i175t-e8530bba9e933dc0be613debea40a59378b92629b33e71d94108bb194cc258653
PageCount 6
ParticipantIDs ieee_primary_6555673
PublicationCentury 2000
PublicationDate 2013-May
PublicationDateYYYYMMDD 2013-05-01
PublicationDate_xml – month: 05
  year: 2013
  text: 2013-May
PublicationDecade 2010
PublicationTitle 2013 IEEE International Instrumentation and Measurement Technology Conference (I2MTC)
PublicationTitleAbbrev I2MTC
PublicationYear 2013
Publisher IEEE
Publisher_xml – name: IEEE
SSID ssj0001106307
ssj0006477
Score 1.5160846
Snippet The subject paper presents new approach to response data compaction of multi-output digital circuits using two-input nonlinear logic with the objective of...
SourceID ieee
SourceType Publisher
StartPage 1544
SubjectTerms Aliasing-free (zero-aliasing) space compaction
ATALANTA
Benchmark testing
Built-in self-test
built-in self-testing in very large scale integration circuits and systems
Circuit faults
Compaction
fault detection and conditional fault detection compatibility
Integrated circuit modeling
Logic gates
Title Data compression using mixed cascade of nonlinear logic
URI https://ieeexplore.ieee.org/document/6555673
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwjV1dS8MwFA3bQNAXdZv4TR58tF265qN5no4pTHzYYG8jX5UhbrJ1IP56b9JuU_HBt7YQ0qZJz83tOecidAOoomDaushYoyLqYM1pALbIKsIMYLoVIeE2fOKDMX2csEkN3W61MM65QD5zsT8M__Ltwqx9qqzDGWNcpHVUF0KWWq1dPiXx7lHbzZbXUIbCKoCHsNnKkiDqgsaUQxC-8XqqzulGTUNk56E7HPU85SuNq-5-1F0JsNM_RMPNDZdsk9d4XejYfP7ycvzvEx2h9k7gh5-30HWMam7eRAffvAmbaC9wQ82qhcSdKhT23POSMzvHniz_gt9mH85io1aeYo8XOZ6XthtqicMHtY3G_ftRbxBV9RaiGQQRReQAuonWSjqZptYQ7QDrLbxlRYliEMdk2rsLSp2mTiRW0oRkWieSGtNlGWfpCWpAT-4UYcqTLCci10LmlOdMUkscF1owCAiyhJ2hlh-M6XtpqTGtxuH878sXaL8bqlB4nuElahTLtbuCWKDQ12ESfAH5pan9
linkProvider IEEE
linkToHtml http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwjV1NT8JAEJ0gxqgXFTB-uwePFlq6223PqAEF4gESbmS_aogRDJTE-Oud3RZQ48Fb26TZdrvtm5m-9wbgBlFF4LI1ntJKeNTgOycR2DwtfKYQ0zV3BbdeP2oP6eOIjUpwu9bCGGMc-czU7ab7l69namlLZY2IMRbxcAu2GWYVPFdrbSoqgfWPWqdbVkXpWqsgImK6FQdO1oWn0wjD8JXbU7FPV3oaP2l0mr1By5K-wnox4I_OKw54Hg6gt7rknG_yWl9msq4-f7k5_veeDqG2kfiR5zV4HUHJTCuw_82dsAI7jh2qFlXgdyITxLLPc9bslFi6_At5m3wYTZRYWJI9maVkmhtviDlxn9QaDB_uB622V3Rc8CYYRmSeQfD2pRSJScJQK18aRHuNz1lQXzCMZGJp_QUTGYaGBzqhgR9LGSRUqSaLIxYeQxlHMidAaBTEqc9TyZOURilLqPZNxCVnGBLEATuFqp2M8XtuqjEu5uHs78PXsNse9Lrjbqf_dA57TdeTwrIOL6CczZfmEiODTF65BfEFJBatTg
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Abook&rft.genre=proceeding&rft.title=2013+IEEE+International+Instrumentation+and+Measurement+Technology+Conference+%28I2MTC%29&rft.atitle=Data+compression+using+mixed+cascade+of+nonlinear+logic&rft.au=Das%2C+Sunil+R.&rft.au=Shaw%2C+Danny+L.&rft.au=Biswas%2C+Satyendra+N.&rft.au=Assaf%2C+Mansour+H.&rft.date=2013-05-01&rft.pub=IEEE&rft.isbn=9781467346214&rft.issn=1091-5281&rft.spage=1544&rft.epage=1549&rft_id=info:doi/10.1109%2FI2MTC.2013.6555673&rft.externalDocID=6555673
thumbnail_l http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=/lc.gif&issn=1091-5281&client=summon
thumbnail_m http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=/mc.gif&issn=1091-5281&client=summon
thumbnail_s http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=/sc.gif&issn=1091-5281&client=summon