Code generator for implementing dual tree complex wavelet transform on reconfigurable architectures for mobile applications

The authors aimed to develop an application for producing different architectures to implement dual tree complex wavelet transform (DTCWT) having near shift-invariance property. To obtain a low-cost and portable solution for implementing the DTCWT in multi-channel real-time applications, various emb...

Full description

Saved in:
Bibliographic Details
Published inHealthcare technology letters Vol. 3; no. 3; pp. 184 - 188
Main Authors Canbay, Ferhat, Levent, Vecdi Emre, Serbes, Gorkem, Ugurdag, H. Fatih, Goren, Sezer, Aydin, Nizamettin
Format Journal Article
LanguageEnglish
Published England The Institution of Engineering and Technology 01.09.2016
Subjects
Online AccessGet full text
ISSN2053-3713
2053-3713
DOI10.1049/htl.2016.0034

Cover

More Information
Summary:The authors aimed to develop an application for producing different architectures to implement dual tree complex wavelet transform (DTCWT) having near shift-invariance property. To obtain a low-cost and portable solution for implementing the DTCWT in multi-channel real-time applications, various embedded-system approaches are realised. For comparison, the DTCWT was implemented in C language on a personal computer and on a PIC microcontroller. However, in the former approach portability and in the latter desired speed performance properties cannot be achieved. Hence, implementation of the DTCWT on a reconfigurable platform such as field programmable gate array, which provides portable, low-cost, low-power, and high-performance computing, is considered as the most feasible solution. At first, they used the system generator DSP design tool of Xilinx for algorithm design. However, the design implemented by using such tools is not optimised in terms of area and power. To overcome all these drawbacks mentioned above, they implemented the DTCWT algorithm by using Verilog Hardware Description Language, which has its own difficulties. To overcome these difficulties, simplify the usage of proposed algorithms and the adaptation procedures, a code generator program that can produce different architectures is proposed.
Bibliography:ObjectType-Article-1
SourceType-Scholarly Journals-1
ObjectType-Feature-2
content type line 23
ISSN:2053-3713
2053-3713
DOI:10.1049/htl.2016.0034