A 40-550 MHz Harmonic-Free All-Digital Delay-Locked Loop Using a Variable SAR Algorithm

A wide-range all-digital delay-locked loop (ADDLL) is presented to achieve low jitter, low power and process immunity. The variable successive approximation register-controlled algorithm is proposed to eliminate the harmonic-locking issue in wide-range operation. It can also achieve the fast-locking...

Full description

Saved in:
Bibliographic Details
Published inIEEE journal of solid-state circuits Vol. 42; no. 2; pp. 361 - 373
Main Authors Yang, Rong-Jyi, Liu, Shen-Iuan
Format Journal Article
LanguageEnglish
Published New York, NY IEEE 01.02.2007
Institute of Electrical and Electronics Engineers
The Institute of Electrical and Electronics Engineers, Inc. (IEEE)
Subjects
Online AccessGet full text
ISSN0018-9200
1558-173X
DOI10.1109/JSSC.2006.889381

Cover

Abstract A wide-range all-digital delay-locked loop (ADDLL) is presented to achieve low jitter, low power and process immunity. The variable successive approximation register-controlled algorithm is proposed to eliminate the harmonic-locking issue in wide-range operation. It can also achieve the fast-locking property and closed-loop operation. With the balanced edge combiner, the ADDLL outputs a synchronous clock with the duty cycle close to 50% when the duty cycle of the input clock varies from 20% to 80%. Fabricated in 0.18mum CMOS technology, the ADDLL maintains a fixed one input clock cycle latency from 40MHz to 550MHz without the harmonic-locking issue. It dissipates 12.6mW from a 1.8V supply at 550 MHz. The measured root-mean-square and peak-to-peak jitters at 550MHz are 1.5ps and 12ps, respectively
AbstractList A wide-range all-digital delay-locked loop (ADDLL) is presented to achieve low jitter, low power and process immunity. The variable successive approximation register-controlled algorithm is proposed to eliminate the harmonic-locking issue [abstract truncated by publisher].
A wide-range all-digital delay-locked loop (ADDLL) is presented to achieve low jitter, low power and process immunity. The variable successive approximation register-controlled algorithm is proposed to eliminate the harmonic-locking issue in wide-range operation. It can also achieve the fast-locking property and closed-loop operation. With the balanced edge combiner, the ADDLL outputs a synchronous clock with the duty cycle close to 50% when the duty cycle of the input clock varies from 20% to 80%. Fabricated in 0.18mum CMOS technology, the ADDLL maintains a fixed one input clock cycle latency from 40MHz to 550MHz without the harmonic-locking issue. It dissipates 12.6mW from a 1.8V supply at 550 MHz. The measured root-mean-square and peak-to-peak jitters at 550MHz are 1.5ps and 12ps, respectively
Author Rong-Jyi Yang
Shen-Iuan Liu
Author_xml – sequence: 1
  givenname: Rong-Jyi
  surname: Yang
  fullname: Yang, Rong-Jyi
– sequence: 2
  givenname: Shen-Iuan
  surname: Liu
  fullname: Liu, Shen-Iuan
BackLink http://pascal-francis.inist.fr/vibad/index.php?action=getRecordDetail&idt=18474337$$DView record in Pascal Francis
BookMark eNp90c2LEzEYBvAgK9hdvQteguDqJfXNx-TjWLquVSqCddXbkGYyNWs6qcn0sP71pnRR2ENPIeT3JLx5ztHZkAaP0HMKU0rBvP24Ws2nDEBOtTZc00doQptGE6r4jzM0AaCamHr-BJ2Xclu3Qmg6Qd9nWABpGsCfFn_wwuZtGoIj19l7PIuRXIVNGG3EVz7aO7JM7pfv8DKlHb4pYdhgi7_ZHOw6eryafamRTcph_Ll9ih73Nhb_7H69QDfX777OF2T5-f2H-WxJnNBsJM5Cz4XjRjBjvDOw1h1vNHdUUyGdV2u29p3jgkkF2qvGAIWu63vRKCcZ4xfo9fHeXU6_976M7TYU52O0g0_70hrgkkltTJWXJyUXAiQDUeGbk5BKRZkyFJpKXz6gt2mfhzpwayijijaSVvTqHtnibOyzHVwo7S6Hrc13LdVCCc5VdXB0LqdSsu__E2gPHbeHjttDx-2x4xqRDyKutjWGNIzZhngq-OIYDN77f-8IUKp-PP8LMfawSA
CODEN IJSCBC
CitedBy_id crossref_primary_10_1109_JSSC_2007_914283
crossref_primary_10_1049_iet_cds_2013_0169
crossref_primary_10_1587_elex_13_20161020
crossref_primary_10_3390_electronics12071610
crossref_primary_10_1109_ACCESS_2020_2982180
crossref_primary_10_1007_s10470_013_0205_9
crossref_primary_10_1109_TVLSI_2014_2369460
crossref_primary_10_1109_TIA_2016_2555919
crossref_primary_10_1109_TVLSI_2015_2409987
crossref_primary_10_1587_transele_E92_C_1541
crossref_primary_10_1016_j_mejo_2012_02_006
crossref_primary_10_1109_TCSII_2015_2456111
crossref_primary_10_1109_TCSI_2013_2252715
crossref_primary_10_1109_TVLSI_2015_2496312
crossref_primary_10_1109_TVLSI_2014_2313131
crossref_primary_10_1109_TVLSI_2023_3269011
crossref_primary_10_1109_TVLSI_2015_2405548
crossref_primary_10_3906_elk_1606_38
crossref_primary_10_1587_elex_12_20150284
crossref_primary_10_1109_JSSC_2015_2494603
crossref_primary_10_4028_www_scientific_net_AMM_543_547_780
crossref_primary_10_1080_21681724_2019_1625963
crossref_primary_10_1109_TVLSI_2023_3342022
crossref_primary_10_1016_j_mejo_2024_106132
crossref_primary_10_1049_el_2015_4001
crossref_primary_10_1109_JSSC_2022_3193712
crossref_primary_10_1109_TCSI_2012_2188943
crossref_primary_10_1587_elex_10_20130494
crossref_primary_10_1109_JSSC_2018_2805884
crossref_primary_10_1109_TCSI_2012_2215394
crossref_primary_10_1109_JSSC_2012_2191027
crossref_primary_10_1049_el_2017_3387
crossref_primary_10_1109_TCSII_2013_2291052
crossref_primary_10_26634_jdp_2_1_2721
crossref_primary_10_1109_TCSII_2010_2048379
crossref_primary_10_3390_electronics8030262
crossref_primary_10_1109_TVLSI_2014_2344112
crossref_primary_10_1007_s10470_018_1206_5
crossref_primary_10_1109_JSSC_2007_906183
crossref_primary_10_1007_s00034_016_0369_5
crossref_primary_10_1109_TCSII_2015_2468911
crossref_primary_10_1109_JSSC_2015_2423977
crossref_primary_10_1109_JSSC_2013_2242251
crossref_primary_10_5573_JSTS_2016_16_4_520
crossref_primary_10_1109_JSSC_2010_2043461
crossref_primary_10_1109_TCSI_2020_3008481
crossref_primary_10_1109_TVLSI_2011_2181547
crossref_primary_10_1049_ell2_12793
crossref_primary_10_3390_electronics13234832
crossref_primary_10_1109_TCSI_2014_2364103
crossref_primary_10_1109_ACCESS_2019_2930775
crossref_primary_10_1109_JSSC_2008_2004532
crossref_primary_10_1109_TVLSI_2011_2166092
crossref_primary_10_1002_cta_1958
crossref_primary_10_1109_TVLSI_2021_3056506
crossref_primary_10_1109_TVLSI_2015_2423312
crossref_primary_10_1007_s10470_019_01535_6
crossref_primary_10_1109_TVLSI_2014_2370631
crossref_primary_10_1142_S0218126615500012
crossref_primary_10_1109_TBCAS_2024_3481414
crossref_primary_10_1049_el_2014_0331
crossref_primary_10_1109_TCSII_2014_2319973
crossref_primary_10_1088_1674_4926_32_10_105009
crossref_primary_10_1109_TCSI_2008_2011577
crossref_primary_10_1109_TVLSI_2015_2407577
crossref_primary_10_1007_s10470_018_1109_5
crossref_primary_10_1109_JSSC_2013_2237699
crossref_primary_10_1109_TVLSI_2012_2210742
crossref_primary_10_1049_el_2016_3032
crossref_primary_10_1109_JSEN_2013_2280647
crossref_primary_10_1109_TVLSI_2020_3018794
crossref_primary_10_1080_00207217_2020_1793416
crossref_primary_10_1109_TVLSI_2011_2182216
Cites_doi 10.1109/JSSC.2005.845989
10.1109/4.953474
10.1109/JSSC.2003.810030
10.1109/TCSI.2007.913612
10.1109/JSSC.2005.848035
10.1109/JSSC.2004.835809
10.1093/ietele/e88-c.6.1248
10.1109/ISSCC.2000.839811
10.1049/el:19961113
10.1109/ISSCC.2004.1332739
10.1109/VLSIC.2000.852847
10.1109/JSSC.2005.843596
10.1109/VLSIC.2003.1221227
10.1109/JSSC.2003.820851
10.1109/ISSCC.2003.1234230
10.1109/ISSCC.2005.1493986
ContentType Journal Article
Copyright 2007 INIST-CNRS
Copyright The Institute of Electrical and Electronics Engineers, Inc. (IEEE) 2007
Copyright_xml – notice: 2007 INIST-CNRS
– notice: Copyright The Institute of Electrical and Electronics Engineers, Inc. (IEEE) 2007
DBID 97E
RIA
RIE
AAYXX
CITATION
IQODW
7SP
8FD
L7M
F28
FR3
DOI 10.1109/JSSC.2006.889381
DatabaseName IEEE All-Society Periodicals Package (ASPP) 2005–Present
IEEE All-Society Periodicals Package (ASPP) 1998–Present
IEEE Electronic Library (IEL)
CrossRef
Pascal-Francis
Electronics & Communications Abstracts
Technology Research Database
Advanced Technologies Database with Aerospace
ANTE: Abstracts in New Technology & Engineering
Engineering Research Database
DatabaseTitle CrossRef
Technology Research Database
Advanced Technologies Database with Aerospace
Electronics & Communications Abstracts
Engineering Research Database
ANTE: Abstracts in New Technology & Engineering
DatabaseTitleList Engineering Research Database
Engineering Research Database
Engineering Research Database

Database_xml – sequence: 1
  dbid: RIE
  name: IEEE Electronic Library (IEL)
  url: https://proxy.k.utb.cz/login?url=https://ieeexplore.ieee.org/
  sourceTypes: Publisher
DeliveryMethod fulltext_linktorsrc
Discipline Engineering
Applied Sciences
EISSN 1558-173X
EndPage 373
ExternalDocumentID 2544382431
18474337
10_1109_JSSC_2006_889381
4077181
Genre orig-research
GroupedDBID -~X
.DC
0R~
29I
3EH
4.4
41~
5GY
5VS
6IK
97E
AAJGR
AARMG
AASAJ
AAWTH
ABAZT
ABQJQ
ABVLG
ACGFS
ACIWK
ACNCT
AENEX
AETIX
AGQYO
AGSQL
AHBIQ
AI.
AIBXA
AKJIK
AKQYR
ALLEH
ALMA_UNASSIGNED_HOLDINGS
ATWAV
BEFXN
BFFAM
BGNUA
BKEBE
BPEOZ
CS3
DU5
EBS
EJD
F5P
HZ~
H~9
IAAWW
IBMZZ
ICLAB
IFIPE
IFJZH
IPLJI
JAVBF
LAI
M43
O9-
OCL
P2P
PZZ
RIA
RIE
RNS
TAE
TN5
UKR
VH1
AAYXX
CITATION
IQODW
RIG
7SP
8FD
L7M
F28
FR3
ID FETCH-LOGICAL-c482t-ca0f34c394299ec90b8d3583c18146ce7b2bedc3426708e759010ddff457c6223
IEDL.DBID RIE
ISSN 0018-9200
IngestDate Sun Sep 28 07:36:25 EDT 2025
Sun Sep 28 03:22:24 EDT 2025
Thu Oct 02 11:16:52 EDT 2025
Sun Jun 29 15:44:22 EDT 2025
Mon Jul 21 09:14:49 EDT 2025
Wed Oct 01 02:16:54 EDT 2025
Thu Apr 24 23:07:50 EDT 2025
Tue Aug 26 16:42:49 EDT 2025
IsDoiOpenAccess false
IsOpenAccess true
IsPeerReviewed true
IsScholarly true
Issue 2
Keywords Harmonic
successive approximation register (SAR)
Closed loop
delay-locked loop (DLL)
edge combine
variable successive approximation register (VSAR)
DCC
Jitter
Clock
Algorithm
Combiner circuit
Successive approximation
ADDLL
Complementary MOS technology
harmonic lock
Delay lock loops
Low-power electronics
Root mean square value
Language English
License https://ieeexplore.ieee.org/Xplorehelp/downloads/license-information/IEEE.html
CC BY 4.0
LinkModel DirectLink
MergedId FETCHMERGED-LOGICAL-c482t-ca0f34c394299ec90b8d3583c18146ce7b2bedc3426708e759010ddff457c6223
Notes ObjectType-Article-2
SourceType-Scholarly Journals-1
ObjectType-Feature-1
content type line 14
ObjectType-Article-1
ObjectType-Feature-2
content type line 23
PQID 912171561
PQPubID 23500
PageCount 13
ParticipantIDs crossref_primary_10_1109_JSSC_2006_889381
proquest_miscellaneous_34406204
proquest_miscellaneous_1671279105
proquest_journals_912171561
pascalfrancis_primary_18474337
crossref_citationtrail_10_1109_JSSC_2006_889381
ieee_primary_4077181
proquest_miscellaneous_903626899
ProviderPackageCode CITATION
AAYXX
PublicationCentury 2000
PublicationDate 2007-02-01
PublicationDateYYYYMMDD 2007-02-01
PublicationDate_xml – month: 02
  year: 2007
  text: 2007-02-01
  day: 01
PublicationDecade 2000
PublicationPlace New York, NY
PublicationPlace_xml – name: New York, NY
– name: New York
PublicationTitle IEEE journal of solid-state circuits
PublicationTitleAbbrev JSSC
PublicationYear 2007
Publisher IEEE
Institute of Electrical and Electronics Engineers
The Institute of Electrical and Electronics Engineers, Inc. (IEEE)
Publisher_xml – name: IEEE
– name: Institute of Electrical and Electronics Engineers
– name: The Institute of Electrical and Electronics Engineers, Inc. (IEEE)
References ref13
ref12
ref15
ref14
ref11
ref10
ref2
ref1
ref17
ref16
ref8
ref7
ref4
ref3
ref6
ref5
cheng (ref9) 2003; ii
References_xml – ident: ref16
  doi: 10.1109/JSSC.2005.845989
– ident: ref14
  doi: 10.1109/4.953474
– ident: ref7
  doi: 10.1109/JSSC.2003.810030
– ident: ref15
  doi: 10.1109/TCSI.2007.913612
– ident: ref17
  doi: 10.1109/JSSC.2005.848035
– ident: ref6
  doi: 10.1109/JSSC.2004.835809
– ident: ref12
  doi: 10.1093/ietele/e88-c.6.1248
– ident: ref8
  doi: 10.1109/ISSCC.2000.839811
– ident: ref10
  doi: 10.1049/el:19961113
– ident: ref3
  doi: 10.1109/ISSCC.2004.1332739
– ident: ref13
  doi: 10.1109/VLSIC.2000.852847
– ident: ref11
  doi: 10.1109/JSSC.2005.843596
– volume: ii
  start-page: 25
  year: 2003
  ident: ref9
  article-title: a mixed-mode delay-locked loop for wide-range operation and multiphase outputs
  publication-title: Proc IEEE Int Symp Circuits and Systems (ISCAS)
– ident: ref4
  doi: 10.1109/VLSIC.2003.1221227
– ident: ref5
  doi: 10.1109/JSSC.2003.820851
– ident: ref1
  doi: 10.1109/ISSCC.2003.1234230
– ident: ref2
  doi: 10.1109/ISSCC.2005.1493986
SSID ssj0014481
Score 2.2739441
Snippet A wide-range all-digital delay-locked loop (ADDLL) is presented to achieve low jitter, low power and process immunity. The variable successive approximation...
SourceID proquest
pascalfrancis
crossref
ieee
SourceType Aggregation Database
Index Database
Enrichment Source
Publisher
StartPage 361
SubjectTerms Added delay
ADDLL
Algorithms
Applied sciences
Approximation
Approximation algorithms
Balancing
Circuit properties
Circuits of signal characteristics conditioning (including delay circuits)
Clocks
CMOS
CMOS technology
Counting circuits
DCC
Delay lines
delay-locked loop (DLL)
Design. Technologies. Operation analysis. Testing
edge combine
Electric, optical and optoelectronic circuits
Electronic circuits
Electronics
Exact sciences and technology
Frequency
Hardware
harmonic lock
Integrated circuits
Jitter
Mathematical analysis
Registers
Semiconductor electronics. Microelectronics. Optoelectronics. Solid state devices
successive approximation register (SAR)
Synchronous
variable successive approximation register (VSAR)
Title A 40-550 MHz Harmonic-Free All-Digital Delay-Locked Loop Using a Variable SAR Algorithm
URI https://ieeexplore.ieee.org/document/4077181
https://www.proquest.com/docview/912171561
https://www.proquest.com/docview/1671279105
https://www.proquest.com/docview/34406204
https://www.proquest.com/docview/903626899
Volume 42
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
journalDatabaseRights – providerCode: PRVIEE
  databaseName: IEEE Electronic Library (IEL)
  customDbUrl:
  eissn: 1558-173X
  dateEnd: 99991231
  omitProxy: false
  ssIdentifier: ssj0014481
  issn: 0018-9200
  databaseCode: RIE
  dateStart: 19660101
  isFulltext: true
  titleUrlDefault: https://ieeexplore.ieee.org/
  providerName: IEEE
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwjV3Nb9MwFLfGTnDgayDCYDMSFyTcxrETx8dqW1VNKwfKYLcodl7GRNdMbXpgfz3PdhrYxhC3SLEj27_Y7_38vgh5nyS6EmluWJVxw2RuKmYS4zwcOVdClVZ76_n0UzY5lcdn6dkW-djHwgCAdz6DgXv0tvyqsWt3VTZE8oFHKXKdByrPQqxWbzFAmhGq43HcwAj9xiQZ6-HxbHYQzA45Suec3xBBvqaK84gsV7godahmcedg9tJm_IRMN-MMTiY_BuvWDOz1rRSO_zuRp-Rxp3bSUfhPnpEtWDwnj_5IRrhDvo2ojBlSCTqdXNNJubx0WXPZeAlAR_M5O7w4dwVG6CHMy5_sBM9RqOhJ01xR73ZAS_oVebeLxKKz0Wfsct4sL9rvly_I6fjoy8GEdWUXmJV50jJbxrWQVmgnqsDq2OQOTmG5uy60oBBMqKxA2a7iHJSLXo2rqq5lqmyG6sZLsr1oFvCK0MRKAabMUpPVEhHSiQKnJKTcZtpIGZHhBonCdjnJXWmMeeG5SawLh50rlZkVAbuIfOh7XIV8HP9ou-OWvm_XrXpE9m6A_fs7KKmlECoiuxv0i25HrwrNkbwh2cXu7_q3uBWdfaVcQLNeFTxTPFGof6UR2b-njZCoQSUxzpze00L7DEFIg1__ffi75GG4X3YuNW_Idrtcw1tUjFqz53fEL8XFBWw
linkProvider IEEE
linkToHtml http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwjV3Nb9MwFH-axgE48DUQYbAZiQsSbuPYieNjtVGF0e5AN9gtih1nTHTN1KYH9tfz7KSBAUPcIsWObP9iv_fz-wJ4E0Wq5HGqaZkwTUWqS6oj7TwcGZNcFkZ56_n0OMlOxdFZfLYF7_pYGGutdz6zA_fobfllbdbuqmyI5AOPUuQ6d2IhRNxGa_U2AyQabX08hlsYwd8YJUM1PJrNDlrDQ4ryOWU3hJCvquJ8IosVLkvV1rP442j28mb8EKabkbZuJt8G60YPzPVvSRz_dyqP4EGneJJR-6c8hi27eAL3f0lHuANfRkSEFMkEmWbXJCuWly5vLh0vrSWj-ZweXpy7EiPk0M6L73SCJ6ktyaSur4h3PCAF-YzM28VikdnoE3Y5r5cXzdfLp3A6fn9ykNGu8AI1Io0aaoqw4sJw5YSVNSrUqQOUG-YuDI2VCKctDUfpLsPUShe_GpZlVYlYmgQVjmewvagX9jmQyAhudZHEOqkQs1RF0jo1IWYmUVqIAIYbJHLTZSV3xTHmuWcnocoddq5YZpK32AXwtu9x1Wbk-EfbHbf0fbtu1QPYuwH2z--grBacywB2N-jn3Z5e5YohfUO6i91f929xMzoLS7Gw9XqVs0SySKIGFgewf0sbLlCHikKcObmlhfI5gpAIv_j78PfhbnYyneSTD8cfd-Fee9vsHGxewnazXNtXqCY1es_vjh-X3Ai5
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Ajournal&rft.genre=article&rft.atitle=A+40-550+MHz+Harmonic-Free+All-Digital+Delay-Locked+Loop+Using+a+Variable+SAR+Algorithm&rft.jtitle=IEEE+journal+of+solid-state+circuits&rft.au=Yang%2C+R-J&rft.au=Liu%2C+S-I&rft.date=2007-02-01&rft.issn=0018-9200&rft.volume=42&rft.issue=2&rft_id=info:doi/10.1109%2FJSSC.2006.889381&rft.externalDBID=NO_FULL_TEXT
thumbnail_l http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=/lc.gif&issn=0018-9200&client=summon
thumbnail_m http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=/mc.gif&issn=0018-9200&client=summon
thumbnail_s http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=/sc.gif&issn=0018-9200&client=summon