Efficient March test algorithm for 1T1R cross-bar with complete fault coverage

As an attractive option of future non-volatile memories, resistive RAM (RRAM) has attracted more attentions. Among RRAM architectures, one transistor one memristor (1T1R) cross-bar is the most fledged one. A March C*-1T1R algorithm is proposed for 1T1R cross-bar. The pass–fail fault dictionary of th...

Full description

Saved in:
Bibliographic Details
Published inElectronics letters Vol. 52; no. 18; pp. 1520 - 1522
Main Authors Liu, Peng, You, Zhiqiang, Kuang, Jishun, Hu, Zhipeng, Duan, Heng, Wang, Weizheng
Format Journal Article
LanguageEnglish
Published The Institution of Engineering and Technology 02.09.2016
Subjects
Online AccessGet full text
ISSN0013-5194
1350-911X
1350-911X
DOI10.1049/el.2016.1693

Cover

More Information
Summary:As an attractive option of future non-volatile memories, resistive RAM (RRAM) has attracted more attentions. Among RRAM architectures, one transistor one memristor (1T1R) cross-bar is the most fledged one. A March C*-1T1R algorithm is proposed for 1T1R cross-bar. The pass–fail fault dictionary of the proposed March test algorithm is analysed. Analytical results show that the proposed test algorithm can detect all the modelled faults caused by the parametric variation of memristors, transistors and their interconnecting wires with a little test time overhead compared with previous methods.
Bibliography:ObjectType-Article-1
SourceType-Scholarly Journals-1
ObjectType-Feature-2
content type line 23
ISSN:0013-5194
1350-911X
1350-911X
DOI:10.1049/el.2016.1693