Constructing Edge-Colored Graph for Heterogeneous Networks
In order to build a fault-tolerant network, heterogeneous facilities are arranged in the network to prevent homogeneous faults from causing serious damage. This paper uses edge-colored graph to investigate the features of a network topology which is survivable after a set of homogeneous devices malf...
Saved in:
Published in | Journal of computer science and technology Vol. 30; no. 5; pp. 1154 - 1160 |
---|---|
Main Author | |
Format | Journal Article |
Language | English |
Published |
New York
Springer US
01.09.2015
Springer Nature B.V |
Subjects | |
Online Access | Get full text |
ISSN | 1000-9000 1860-4749 |
DOI | 10.1007/s11390-015-1551-0 |
Cover
Summary: | In order to build a fault-tolerant network, heterogeneous facilities are arranged in the network to prevent homogeneous faults from causing serious damage. This paper uses edge-colored graph to investigate the features of a network topology which is survivable after a set of homogeneous devices malfunction. We propose an approach to designing such networks under arbitrary parameters. We also show that the proposed approach can be used to optimize inter-router connections in network-on-chip to reduce the additional consum!otion of energy and time delay. |
---|---|
Bibliography: | In order to build a fault-tolerant network, heterogeneous facilities are arranged in the network to prevent homogeneous faults from causing serious damage. This paper uses edge-colored graph to investigate the features of a network topology which is survivable after a set of homogeneous devices malfunction. We propose an approach to designing such networks under arbitrary parameters. We also show that the proposed approach can be used to optimize inter-router connections in network-on-chip to reduce the additional consum!otion of energy and time delay. 11-2296/TP Rui Hou, Ji-Gang Wu , Yawen Chen, Haibo Zhang, and Xiu-Feng Sui(1 School of Computer Science and Software Engineering, Tianjin Polytechnic University, Tianjin 300387, China 2State Key Laboratory of Computer Arehitecture~ Institute of Computing Technology, Chinese Academy of Sciences Beijing 100190, China 3Department of Computer Science, University of Otago, Dunedin 9054, New Zealand) network reliability; homogeneous fault; fault tolerance; reconfigurable system; network-on-chip ObjectType-Article-1 SourceType-Scholarly Journals-1 ObjectType-Feature-2 content type line 14 content type line 23 |
ISSN: | 1000-9000 1860-4749 |
DOI: | 10.1007/s11390-015-1551-0 |