A new approach to compact semiconductor device modelling with Qucs Verilog-A analogue module synthesis
Summary Since the introduction of SPICE non‐linear controlled voltage and current sources, they have become a central feature in the interactive development of behavioural device models and circuit macromodels. The current generation of SPICE‐based open source general public license circuit simulato...
Saved in:
Published in | International journal of numerical modelling Vol. 29; no. 6; pp. 1070 - 1088 |
---|---|
Main Authors | , |
Format | Journal Article |
Language | English |
Published |
Bognor Regis
Blackwell Publishing Ltd
01.11.2016
Wiley Subscription Services, Inc |
Subjects | |
Online Access | Get full text |
ISSN | 0894-3370 1099-1204 |
DOI | 10.1002/jnm.2166 |
Cover
Summary: | Summary
Since the introduction of SPICE non‐linear controlled voltage and current sources, they have become a central feature in the interactive development of behavioural device models and circuit macromodels. The current generation of SPICE‐based open source general public license circuit simulators, including Qucs, Ngspice and Xyce©, implements a range of mathematical operators and functions for modelling physical phenomena and system performance. The Qucs equation‐defined device is an extension of the SPICE style non‐linear B type controlled source which adds dynamic charge properties to behavioural sources, allowing for example, voltage and current dependent capacitance to be easily modelled. Following, the standardization of Verilog‐A, it has become a preferred hardware description language where analogue models are written in a netlist format combined with more general computer programming features for sequencing and controlling model operation. In traditional circuit simulation, the generation of a Verilog‐A model from a schematic, with embedded non‐linear behavioural sources, is not automatic but is normally undertaken manually. This paper introduces a new approach to the generation of Verilog‐A compact device models from Qucs circuit schematics using a purpose built analogue module synthesizer. To illustrate the properties and use of the Qucs Verilog‐A module synthesiser, the text includes a number of semiconductor device modelling examples and in some cases compares their simulation performance with conventional behavioural device models. Copyright © 2016 John Wiley & Sons, Ltd. |
---|---|
Bibliography: | ark:/67375/WNG-9W0K3C4H-G istex:9F4222E571DA332322873A03EAF437F55A8F5262 ArticleID:JNM2166 ObjectType-Article-1 SourceType-Scholarly Journals-1 ObjectType-Feature-2 content type line 14 content type line 23 |
ISSN: | 0894-3370 1099-1204 |
DOI: | 10.1002/jnm.2166 |