A Maximum-Eye-Tracking CDR With Biased Data-Level and Eye Slope Detector for Near-Optimal Timing Adaptation
In this article, a maximum-eye-tracking clock and data recovery (MET-CDR) circuits for minimum bit error rate (BER) are presented. The proposed CDR does not require a BER counter or an eye-opening monitor with any iterative procedure to find the optimal sampling phase. The biased data level obtained...
Saved in:
| Published in | IEEE transactions on very large scale integration (VLSI) systems Vol. 28; no. 12; pp. 2708 - 2720 |
|---|---|
| Main Authors | , , , , , , |
| Format | Journal Article |
| Language | English |
| Published |
New York
IEEE
01.12.2020
The Institute of Electrical and Electronics Engineers, Inc. (IEEE) |
| Subjects | |
| Online Access | Get full text |
| ISSN | 1063-8210 1557-9999 |
| DOI | 10.1109/TVLSI.2020.3029079 |
Cover
| Abstract | In this article, a maximum-eye-tracking clock and data recovery (MET-CDR) circuits for minimum bit error rate (BER) are presented. The proposed CDR does not require a BER counter or an eye-opening monitor with any iterative procedure to find the optimal sampling phase. The biased data level obtained from the weighted sum of error sampler outputs provides the actual eye height (EH) information in the presence of precursor intersymbol interference (ISI). Two samplers operating on two slightly different timings detect the current EH and the polarity of the eye slope so that the CDR can track the maximum EH where the slope becomes zero. Measured results show that the sampling phase of the maximum EH and that of the minimum BER match well. A prototype receiver fabricated in 28-nm CMOS process operates at 26 Gb/s with an eye-opening of 0.25 unit interval (UI) and consumes 87 mW while equalizing 23.5 dB of loss at 13 GHz. |
|---|---|
| AbstractList | In this article, a maximum-eye-tracking clock and data recovery (MET-CDR) circuits for minimum bit error rate (BER) are presented. The proposed CDR does not require a BER counter or an eye-opening monitor with any iterative procedure to find the optimal sampling phase. The biased data level obtained from the weighted sum of error sampler outputs provides the actual eye height (EH) information in the presence of precursor intersymbol interference (ISI). Two samplers operating on two slightly different timings detect the current EH and the polarity of the eye slope so that the CDR can track the maximum EH where the slope becomes zero. Measured results show that the sampling phase of the maximum EH and that of the minimum BER match well. A prototype receiver fabricated in 28-nm CMOS process operates at 26 Gb/s with an eye-opening of 0.25 unit interval (UI) and consumes 87 mW while equalizing 23.5 dB of loss at 13 GHz. |
| Author | Ju, Haram Kang, Byungjun Yoon, Jung Min Jeong, Deog-Kyoon Joo, Hye-Yoon Ko, Han-Gon Lee, Jinhyung |
| Author_xml | – sequence: 1 givenname: Hye-Yoon orcidid: 0000-0001-7126-4589 surname: Joo fullname: Joo, Hye-Yoon organization: Department of Electrical and Computer Engineering, Seoul National University, Seoul, South Korea – sequence: 2 givenname: Jinhyung surname: Lee fullname: Lee, Jinhyung organization: Memory Business Department, SK Hynix Inc., Icheon, South Korea – sequence: 3 givenname: Haram surname: Ju fullname: Ju, Haram organization: RF/Analog Department, Korea Electronics Technology Institute (KETI), Seongnam, South Korea – sequence: 4 givenname: Han-Gon orcidid: 0000-0001-5184-3321 surname: Ko fullname: Ko, Han-Gon organization: Department of Electrical and Computer Engineering, Seoul National University, Seoul, South Korea – sequence: 5 givenname: Jung Min orcidid: 0000-0002-5264-6167 surname: Yoon fullname: Yoon, Jung Min organization: Department of Electrical and Computer Engineering, Seoul National University, Seoul, South Korea – sequence: 6 givenname: Byungjun surname: Kang fullname: Kang, Byungjun organization: Department of Electrical and Computer Engineering, Seoul National University, Seoul, South Korea – sequence: 7 givenname: Deog-Kyoon orcidid: 0000-0003-0436-703X surname: Jeong fullname: Jeong, Deog-Kyoon email: dkjeong@snu.ac.kr organization: School of Electrical Engineering, Seoul National University, Seoul, South Korea |
| BookMark | eNp9UctOw0AMXCGQoMAPwGUlzlv2kdceS1seUgCJRnCM3MSBhTQJmy2Cv2dLKg4csGTZhxmPPR6R3aZtkJATwcdCcH2ePaaLm7Hkko8Vl5rHeocciDCMmfax63seKZZIwffJqO9fORdBoPkBeZvQW_g0q_WKzb-QZRaKN9M80-nsgT4Z90IvDPRY0hk4YCl-YE2hKanH0kXddkhn6LBwraWVzzsEy-47Z1ZQ08ysNpMmJXQOnGmbI7JXQd3j8bYeksXlPJtes_T-6mY6SVkhdegYcCjjZSiqEGKoIIllVQnQQpQQJVpFUi5lBCKuQh1hDChVIQJYRooHMg7VITkbpna2fV9j7_LXdm0bL5jLIAqDIFKJ9Cg5oArb9r3FKu-s39p-5YLnG0vzH0vzjaX51lJPSv6QCjOc5iyY-n_q6UA1iPirpaXyb1DqGzwWhTw |
| CODEN | IEVSE9 |
| CitedBy_id | crossref_primary_10_1016_j_mejo_2021_105138 crossref_primary_10_1109_TCSII_2024_3440584 crossref_primary_10_1109_TCSII_2021_3125103 crossref_primary_10_1109_TCSII_2023_3277838 |
| Cites_doi | 10.1109/JSSC.2013.2274904 10.1109/JSSC.2006.884342 10.1109/4.341736 10.1109/JSSC.2007.903076 10.1109/JSSC.2018.2839038 10.23919/VLSIC.2019.8778084 10.1109/JSSC.2003.809519 10.1109/TVLSI.2015.2508045 10.1109/A-SSCC47793.2019.9056953 10.1109/JSSC.2013.2278804 10.1109/JSSC.2016.2519389 10.1109/TCSII.2018.2846677 10.1109/TCSI.2012.2220502 10.1109/TCSI.2016.2578960 10.1109/TCSII.2006.886704 10.1109/TCSI.2016.2614349 10.1109/JSSC.2008.2001871 10.1109/ISSCC.2017.7870287 10.1109/TCSI.2019.2923636 10.1109/JSSC.2018.2881278 10.1109/JSSC.2008.2006227 10.1109/JSSC.2004.842863 10.1109/JSSC.2002.808282 10.1049/el:19750415 |
| ContentType | Journal Article |
| Copyright | Copyright The Institute of Electrical and Electronics Engineers, Inc. (IEEE) 2020 |
| Copyright_xml | – notice: Copyright The Institute of Electrical and Electronics Engineers, Inc. (IEEE) 2020 |
| DBID | 97E RIA RIE AAYXX CITATION 7SP 8FD L7M |
| DOI | 10.1109/TVLSI.2020.3029079 |
| DatabaseName | IEEE All-Society Periodicals Package (ASPP) 2005–Present IEEE All-Society Periodicals Package (ASPP) 1998–Present IEEE Xplore CrossRef Electronics & Communications Abstracts Technology Research Database Advanced Technologies Database with Aerospace |
| DatabaseTitle | CrossRef Technology Research Database Advanced Technologies Database with Aerospace Electronics & Communications Abstracts |
| DatabaseTitleList | Technology Research Database |
| Database_xml | – sequence: 1 dbid: RIE name: IEEE Xplore url: https://proxy.k.utb.cz/login?url=https://ieeexplore.ieee.org/ sourceTypes: Publisher |
| DeliveryMethod | fulltext_linktorsrc |
| Discipline | Engineering |
| EISSN | 1557-9999 |
| EndPage | 2720 |
| ExternalDocumentID | 10_1109_TVLSI_2020_3029079 9234493 |
| Genre | orig-research |
| GroupedDBID | -~X .DC 0R~ 29I 3EH 4.4 5GY 5VS 6IK 97E AAJGR AARMG AASAJ AAWTH ABAZT ABFSI ABQJQ ABVLG ACGFS ACIWK AENEX AETIX AGQYO AGSQL AHBIQ AI. AIBXA AKJIK AKQYR ALLEH ALMA_UNASSIGNED_HOLDINGS ATWAV BEFXN BFFAM BGNUA BKEBE BPEOZ CS3 DU5 E.L EBS EJD HZ~ H~9 ICLAB IEDLZ IFIPE IFJZH IPLJI JAVBF LAI M43 O9- OCL P2P RIA RIE RNS TN5 VH1 AAYXX CITATION 7SP 8FD L7M |
| ID | FETCH-LOGICAL-c295t-a0ad7b51f5a7afa872ff1a911da6893622b26a17f596e7ae23c14ab63042753 |
| IEDL.DBID | RIE |
| ISSN | 1063-8210 |
| IngestDate | Mon Jun 30 06:09:58 EDT 2025 Wed Oct 01 02:59:26 EDT 2025 Thu Apr 24 23:03:58 EDT 2025 Wed Aug 27 02:32:00 EDT 2025 |
| IsPeerReviewed | true |
| IsScholarly | true |
| Issue | 12 |
| Language | English |
| License | https://ieeexplore.ieee.org/Xplorehelp/downloads/license-information/IEEE.html https://doi.org/10.15223/policy-029 https://doi.org/10.15223/policy-037 |
| LinkModel | DirectLink |
| MergedId | FETCHMERGED-LOGICAL-c295t-a0ad7b51f5a7afa872ff1a911da6893622b26a17f596e7ae23c14ab63042753 |
| Notes | ObjectType-Article-1 SourceType-Scholarly Journals-1 ObjectType-Feature-2 content type line 14 |
| ORCID | 0000-0002-5264-6167 0000-0001-7126-4589 0000-0001-5184-3321 0000-0003-0436-703X |
| PQID | 2465446382 |
| PQPubID | 85424 |
| PageCount | 13 |
| ParticipantIDs | crossref_primary_10_1109_TVLSI_2020_3029079 proquest_journals_2465446382 ieee_primary_9234493 crossref_citationtrail_10_1109_TVLSI_2020_3029079 |
| ProviderPackageCode | CITATION AAYXX |
| PublicationCentury | 2000 |
| PublicationDate | 2020-12-01 |
| PublicationDateYYYYMMDD | 2020-12-01 |
| PublicationDate_xml | – month: 12 year: 2020 text: 2020-12-01 day: 01 |
| PublicationDecade | 2020 |
| PublicationPlace | New York |
| PublicationPlace_xml | – name: New York |
| PublicationTitle | IEEE transactions on very large scale integration (VLSI) systems |
| PublicationTitleAbbrev | TVLSI |
| PublicationYear | 2020 |
| Publisher | IEEE The Institute of Electrical and Electronics Engineers, Inc. (IEEE) |
| Publisher_xml | – name: IEEE – name: The Institute of Electrical and Electronics Engineers, Inc. (IEEE) |
| References | ref13 ref24 ref12 ref23 ref15 ref14 ref20 ref11 ref22 ref10 ref21 ref2 ref1 ref17 ref16 ref19 ref18 han (ref9) 2016; 51 ref8 ref7 ref4 ref3 ref6 ref5 |
| References_xml | – ident: ref5 doi: 10.1109/JSSC.2013.2274904 – ident: ref23 doi: 10.1109/JSSC.2006.884342 – ident: ref17 doi: 10.1109/4.341736 – ident: ref2 doi: 10.1109/JSSC.2007.903076 – ident: ref15 doi: 10.1109/JSSC.2018.2839038 – ident: ref22 doi: 10.23919/VLSIC.2019.8778084 – ident: ref24 doi: 10.1109/JSSC.2003.809519 – ident: ref18 doi: 10.1109/TVLSI.2015.2508045 – ident: ref8 doi: 10.1109/A-SSCC47793.2019.9056953 – ident: ref20 doi: 10.1109/JSSC.2013.2278804 – volume: 51 start-page: 871 year: 2016 ident: ref9 article-title: Design techniques for a 60 Gb/s 173mW wireline receiver frontend in 65nm CMOS technology publication-title: IEEE J Solid-State Circuits doi: 10.1109/JSSC.2016.2519389 – ident: ref21 doi: 10.1109/TCSII.2018.2846677 – ident: ref14 doi: 10.1109/TCSI.2012.2220502 – ident: ref13 doi: 10.1109/TCSI.2016.2578960 – ident: ref16 doi: 10.1109/TCSII.2006.886704 – ident: ref7 doi: 10.1109/TCSI.2016.2614349 – ident: ref4 doi: 10.1109/JSSC.2008.2001871 – ident: ref19 doi: 10.1109/ISSCC.2017.7870287 – ident: ref12 doi: 10.1109/TCSI.2019.2923636 – ident: ref3 doi: 10.1109/JSSC.2018.2881278 – ident: ref6 doi: 10.1109/JSSC.2008.2006227 – ident: ref10 doi: 10.1109/JSSC.2004.842863 – ident: ref11 doi: 10.1109/JSSC.2002.808282 – ident: ref1 doi: 10.1049/el:19750415 |
| SSID | ssj0014490 |
| Score | 2.3483207 |
| Snippet | In this article, a maximum-eye-tracking clock and data recovery (MET-CDR) circuits for minimum bit error rate (BER) are presented. The proposed CDR does not... |
| SourceID | proquest crossref ieee |
| SourceType | Aggregation Database Enrichment Source Index Database Publisher |
| StartPage | 2708 |
| SubjectTerms | Bit error rate Bit error rate (BER) clock and data recovery (CDR) Clock recovery CMOS Data recovery decision feedback equalizer (DFE) Decision feedback equalizers Eye movements Feedback communications Hardware high-speed links Intersymbol interference Least mean squares methods precursor intersymbol interference (ISI) Samplers Sampling sampling point control sign–sign least-mean-square (SS-LMS) algorithm timing adaptation Tracking Very large scale integration |
| Title | A Maximum-Eye-Tracking CDR With Biased Data-Level and Eye Slope Detector for Near-Optimal Timing Adaptation |
| URI | https://ieeexplore.ieee.org/document/9234493 https://www.proquest.com/docview/2465446382 |
| Volume | 28 |
| hasFullText | 1 |
| inHoldings | 1 |
| isFullTextHit | |
| isPrint | |
| journalDatabaseRights | – providerCode: PRVIEE databaseName: IEEE Xplore customDbUrl: eissn: 1557-9999 dateEnd: 99991231 omitProxy: false ssIdentifier: ssj0014490 issn: 1063-8210 databaseCode: RIE dateStart: 19930101 isFulltext: true titleUrlDefault: https://ieeexplore.ieee.org/ providerName: IEEE |
| link | http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwjV1Lb9QwELbansqB0hbEtqXygRt4GzuOvTku3VYFdYvU3UJv0cQew6rdh0pWAn494yS74iXELVLsxNJnz8w3ngdjL40EmWLIRAjGCa1sJsADCq_RWhPDvvOYOzy8Mhc3-t1tdrvBXq9zYRCxDj7Dbnys7_L93C2jq-yEjBGt83STbdqeaXK11jcG9KKpPGBS0SMes0qQSfKT8YfL0VuigooYaqKIDea_KKG6q8oforjWL-c7bLhaWRNWctddVmXXff-taOP_Lv0Je9wamrzf7IxdtoGzPfbop_KD--yuz4fwdTJdTsXZNxSktlx0nPPTwTX_OKk-8zcT0nGeD6ACcRmjizjMPKexfHQ_XyAfYFU7_TlZvvyKzox4TxJoSr8dx2Zhn3jfw6K563_KRudn49ML0TZfEE7lWSUgAW_LTIYMLAToWRWCBBKNHgzZOEapUhmQNmS5QQuoUic1lCa6R4gCPWNbs_kMnzNOnCU4JVNpEtQeshydT3vBQygTQK07TK6wKFxblzy2x7gvan6S5EWNXxHxK1r8OuzVes6iqcrxz9H7EZD1yBaLDjtaQV60B_dLoWJ9OU1CSR38fdYh247fbiJajthW9bDEF2SXVOVxvSF_ACbZ3m0 |
| linkProvider | IEEE |
| linkToHtml | http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwjV1Lj9MwEB4tywE48FoQhQV84Abuxo7tNMey3VUX2iLRAnuLJn5AtduHIJWAX884SSteQtwixZYtffbMfON5ADwzAkXqg-YhGMuVzDRHh5475bPMxLDvPOYOjydm-E69Otfne_Bilwvjva-Dz3w3ftZv-W5lN9FVdkTGiFJ5egWuaqWUbrK1dm8G9KupPWBS3iMms02RSfKj2fvR9IzIoCSOmkjig_kvaqjuq_KHMK41zOktGG_31gSWXHQ3Vdm1338r2_i_m78NN1tTk_Wbs3EH9vzyLtz4qQDhAVz02Ri_zhebBT_55jkpLhtd5-x48JZ9mFef2Ms5aTnHBlghH8X4IoZLx2gsm16u1p4NfFW7_RnZvmxCt4a_IRm0oGVnsV3YR9Z3uG5e--_B9PRkdjzkbfsFbmWuK44JuqzUImjMMGAvkyEIJOHo0JCVY6QspUGRBZ0bn6GXqRUKSxMdJESC7sP-crX0D4ARawlWilSYxCuHOvfWpb3gMJQJeqU6ILZYFLatTB4bZFwWNUNJ8qLGr4j4FS1-HXi-m7Nu6nL8c_RBBGQ3ssWiA4dbyIv26n4pZKwwp0gsyYd_n_UUrg1n41ExOpu8fgTX4zpNfMsh7FefN_4xWSlV-aQ-nD8A9obhug |
| openUrl | ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Ajournal&rft.genre=article&rft.atitle=A+Maximum-Eye-Tracking+CDR+With+Biased+Data-Level+and+Eye+Slope+Detector+for+Near-Optimal+Timing+Adaptation&rft.jtitle=IEEE+transactions+on+very+large+scale+integration+%28VLSI%29+systems&rft.au=Joo%2C+Hye-Yoon&rft.au=Lee%2C+Jinhyung&rft.au=Ju%2C+Haram&rft.au=Ko%2C+Han-Gon&rft.date=2020-12-01&rft.pub=IEEE&rft.issn=1063-8210&rft.volume=28&rft.issue=12&rft.spage=2708&rft.epage=2720&rft_id=info:doi/10.1109%2FTVLSI.2020.3029079&rft.externalDocID=9234493 |
| thumbnail_l | http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=/lc.gif&issn=1063-8210&client=summon |
| thumbnail_m | http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=/mc.gif&issn=1063-8210&client=summon |
| thumbnail_s | http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=/sc.gif&issn=1063-8210&client=summon |