The Study of PID AQM Algorithm for FPGA Implementation

This paper proposes a kind of project which is about the Field Programmable Gate Array (FPGA) hardware implementation scheme for PID AQM algorithm. According to the analyses of the relatively mature discrete PID algorithm, we realized PID algorithm by using the combination of Library of Parameter Mo...

Full description

Saved in:
Bibliographic Details
Published inJournal of multimedia Vol. 10; no. 1; p. 22
Main Authors Yang, Xiaoping, Wang, Xiaojing, Di, Te, Niu, Chao
Format Journal Article
LanguageEnglish
Published Oulu Academy Publisher 01.01.2015
Subjects
Online AccessGet full text
ISSN1796-2048
1796-2048
DOI10.4304/jmm.10.01.22-27

Cover

More Information
Summary:This paper proposes a kind of project which is about the Field Programmable Gate Array (FPGA) hardware implementation scheme for PID AQM algorithm. According to the analyses of the relatively mature discrete PID algorithm, we realized PID algorithm by using the combination of Library of Parameter Modules macro module and Verilog code in FPGA. In this article, the authors write the program of serial communication to achieve data communication of FPGA with the router (Ipcop), and they use the interface to connect PID algorithm and FPGA serial communication module, the purpose of which is to achieve the control of PID algorithm to control network communication data flow. This article uses FPGA to reduce the consumption of router by achieving PID AQM algorithm, which can improve the algorithm's speed of execution and the real time performance.
Bibliography:SourceType-Scholarly Journals-1
ObjectType-Feature-1
content type line 14
ObjectType-Article-1
ObjectType-Feature-2
content type line 23
ISSN:1796-2048
1796-2048
DOI:10.4304/jmm.10.01.22-27