Clock gating for power optimization in ASIC design cycle theory & practice

In this tutorial we present a comprehensive analysis of the available clock gate (CG) optimization approaches with re-cent innovations available in EDA tools as they have developed in time. Based on these approaches, we propose an integrated and additive design methodology spanning the backend desig...

Full description

Saved in:
Bibliographic Details
Published inProceeding of the 13th international symposium on Low power electronics and design (ISLPED '08) pp. 307 - 308
Main Authors S, Jairam, Rao, Madhusudan, Srinivas, Jithendra, Vishwanath, Parimala, H, Udayakumar, Rao, Jagdish
Format Conference Proceeding
LanguageEnglish
Published New York, NY, USA ACM 11.08.2008
IEEE
SeriesACM Conferences
Subjects
Online AccessGet full text
ISBN9781605581095
1605581097
9781424486342
1424486343
DOI10.1145/1393921.1394003

Cover

Abstract In this tutorial we present a comprehensive analysis of the available clock gate (CG) optimization approaches with re-cent innovations available in EDA tools as they have developed in time. Based on these approaches, we propose an integrated and additive design methodology spanning the backend design space. We show that over 30% power savings in dynamic power can be achieved through this methodology subject to application scenarios of the design.
AbstractList In this tutorial we present a comprehensive analysis of the available clock gate (CG) optimization approaches with re-cent innovations available in EDA tools as they have developed in time. Based on these approaches, we propose an integrated and additive design methodology spanning the backend design space. We show that over 30% power savings in dynamic power can be achieved through this methodology subject to application scenarios of the design.
Author Srinivas, Jithendra
S, Jairam
Rao, Madhusudan
Rao, Jagdish
H, Udayakumar
Vishwanath, Parimala
Author_xml – sequence: 1
  givenname: Jairam
  surname: S
  fullname: S, Jairam
  organization: Texas Instruments, Bangalore, India
– sequence: 2
  givenname: Madhusudan
  surname: Rao
  fullname: Rao, Madhusudan
  organization: Texas Instruments, Bangalore, India
– sequence: 3
  givenname: Jithendra
  surname: Srinivas
  fullname: Srinivas, Jithendra
  organization: Texas Instruments, Bangalore, India
– sequence: 4
  givenname: Parimala
  surname: Vishwanath
  fullname: Vishwanath, Parimala
  organization: Texas Instruments, Bangalore, Iceland
– sequence: 5
  givenname: Udayakumar
  surname: H
  fullname: H, Udayakumar
  organization: Texas Instruments, Bangalore, India
– sequence: 6
  givenname: Jagdish
  surname: Rao
  fullname: Rao, Jagdish
  organization: Texas Instruments, Bangalore, India
BookMark eNqNkL1PwzAUxI0ACSidGVg8IZYGO7YTe6wiPooqMdDdsp3nYtrGkRMJlb8eo3ZiYjrdO_2eTneFzrrYAUI3lBSUcvFAmWKqpEVWTgg7QVNVS1oRISQlSpz-8RdoOgyfhBCaASrlJXptttFt8NqMoVtjHxPu4xckHPsx7MJ3PscOhw7P3xcNbmEI6w67vdsCHj8gpj2-w30ybgwOrtG5N9sBpkedoNXT46p5mS3fnhfNfDkzuemMKqnAWmdqwbgrhQXjc6HWe2msUdwTz1vHK-E4lNwSwSrpSUuYq2pag2ITdHt4GwBA9ynsTNprIUpFGM1pcUiN22kb42bQlOjfrfRxK33cStsUwGfg_p8A-wFmd2ep
ContentType Conference Proceeding
Copyright 2008 ACM
Copyright_xml – notice: 2008 ACM
DBID 6IE
6IL
CBEJK
RIE
RIL
DOI 10.1145/1393921.1394003
DatabaseName IEEE Electronic Library (IEL) Conference Proceedings
IEEE Xplore POP ALL
IEEE Xplore All Conference Proceedings
IEEE Electronic Library (IEL)
IEEE Proceedings Order Plans (POP All) 1998-Present
DatabaseTitleList

Database_xml – sequence: 1
  dbid: RIE
  name: IEEE Electronic Library (IEL)
  url: https://proxy.k.utb.cz/login?url=https://ieeexplore.ieee.org/
  sourceTypes: Publisher
DeliveryMethod fulltext_linktorsrc
Discipline Engineering
EISBN 9781605581095
1605581097
EndPage 308
ExternalDocumentID 5529031
Genre orig-research
GroupedDBID 6IE
6IF
6IG
6IK
6IL
6IM
6IN
AAJGR
AARBI
ALMA_UNASSIGNED_HOLDINGS
BEFXN
BFFAM
BGNUA
BKEBE
BPEOZ
CBEJK
IERZE
OCL
RIE
RIL
RIO
AAWTH
ID FETCH-LOGICAL-a921-1989ebbca7534c25beaf000dff8aba94f0f4dc465c4e24b05368f0d03c6717e93
IEDL.DBID RIE
ISBN 9781605581095
1605581097
9781424486342
1424486343
IngestDate Wed Aug 27 01:40:00 EDT 2025
Wed Jan 31 06:46:08 EST 2024
IsPeerReviewed false
IsScholarly false
Keywords low power
ASIC
RTL
optimization
SoC
Language English
License Permission to make digital or hard copies of all or part of this work for personal or classroom use is granted without fee provided that copies are not made or distributed for profit or commercial advantage and that copies bear this notice and the full citation on the first page. Copyrights for components of this work owned by others than ACM must be honored. Abstracting with credit is permitted. To copy otherwise, or republish, to post on servers or to redistribute to lists, requires prior specific permission and/or a fee. Request permissions from Permissions@acm.org
LinkModel DirectLink
MeetingName ISLPED08: International Symposium on Low Power Electronics and Design
MergedId FETCHMERGED-LOGICAL-a921-1989ebbca7534c25beaf000dff8aba94f0f4dc465c4e24b05368f0d03c6717e93
PageCount 2
ParticipantIDs acm_books_10_1145_1393921_1394003_brief
acm_books_10_1145_1393921_1394003
ieee_primary_5529031
PublicationCentury 2000
PublicationDate 20080811
2008-Aug.
PublicationDateYYYYMMDD 2008-08-11
2008-08-01
PublicationDate_xml – month: 08
  year: 2008
  text: 20080811
  day: 11
PublicationDecade 2000
PublicationPlace New York, NY, USA
PublicationPlace_xml – name: New York, NY, USA
PublicationSeriesTitle ACM Conferences
PublicationTitle Proceeding of the 13th international symposium on Low power electronics and design (ISLPED '08)
PublicationTitleAbbrev LPE
PublicationYear 2008
Publisher ACM
IEEE
Publisher_xml – name: ACM
– name: IEEE
SSID ssj0001139188
ssj0001969010
Score 1.4037782
Snippet In this tutorial we present a comprehensive analysis of the available clock gate (CG) optimization approaches with re-cent innovations available in EDA tools...
SourceID ieee
acm
SourceType Publisher
StartPage 307
SubjectTerms Application specific integrated circuits
ASIC
Character generation
Clocks
Design methodology
Design optimization
Dynamic voltage scaling
Electronic design automation and methodology
Hardware -- Electronic design automation -- Hardware description languages and compilation
Hardware -- Electronic design automation -- Logic synthesis -- Circuit optimization
History
Logic
low power
optimization
RTL
SoC
Technological innovation
Title Clock gating for power optimization in ASIC design cycle theory & practice
URI https://ieeexplore.ieee.org/document/5529031
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwjV1bS8MwFA5zT_riZRPnjQiiL7brJUnbRxkOHUwEJ-ytJGkic6wbc3uYv96TNt1UBH1rSgrNyWlzTvJ930HoUioNcW7CHQYdHGIAhCKiBJrCAw_iYVyUZOk_svsX0hvSYQ3drLkwSqkCfKZcc1mc5WdTuTRbZW1Kg8QzpOmtKEpKrtZmPwVCGd9Kb71Z2RfINSouV8xCElYST7YdWKkfn9A2PA2Rgu_6RaVwoyHI5eRbxZViwenuon71qiXOZOwuF8KVHz9UHP87lj3U3FD78NN60dpHNZUfoJ0vqoQN1OvAAjfGRnojf8UQ1OKZKaWGp_B3mVjaJh7l-Pb5oYOzAgGC5QrcDxesyBW-whX3qokG3btB596xJRccDqN3DIBKCSE5JDFEBlQorsGWmdYxFzwh2tMkk4RRSVRABHzALNZe5oWSQVqokvAQ1fNpro4QDjSNzRknRECMRB7h0oRuksVRkCUBj1roAiycmlTiPS3Z0TS1s5DaWWih6z_7pGI-UrqFGsbE6ayU6EitdY9_v32CtkvYh8HxnaL6Yr5UZxBbLMR54VSfEC_A-w
linkProvider IEEE
linkToHtml http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwjV1LSwMxEB5KPagXXxXrM4Loxa37SPZxlGJpayuCFbwtSTaRWroVbQ_6653spvWBoLfNkoXNZHbzTTLfNwAnUmnEuQl3QuzgUJNAKCJGsSlc9CAexEVJlv5N2L6n3Qf2UIHzBRdGKVUkn6mGuSzO8rOJnJmtsgvG_MQ1pOklhlFFVLK1PndUEMx4VnzryQq_YLQxZ3PFYUCDuciTbftW7Mej7AKfRqzgNbyiVrhREeRy_K3mSrHktNagP3_ZMtNk1JhNRUO-_9Bx_O9o1qH2Se4jt4tlawMqKt-E1S-6hFvQbeISNyJGfCN_JAhrybMppkYm-H8ZW-ImGebk8q7TJFmRA0LkGzogKXiRb-SUzNlXNRi0rgbNtmOLLjgcR--YFColhOQYxlDpM6G4RltmWsdc8IRqV9NM0pBJqnwq8BMOY-1mbiBDDAxVEmxDNZ_kageIr1lsTjkRA4U0cimXBrzJMI78LPF5VIdjtHBqgonXtORHs9TOQmpnoQ5nf_ZJxctQ6TpsGROnz6VIR2qtu_v77SNYbg_6vbTXubneg5UyCcRk9e1DdfoyUweINKbisHCwD23-xEw
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Abook&rft.genre=proceeding&rft.title=Proceeding+of+the+13th+international+symposium+on+Low+power+electronics+and+design+%28ISLPED+%2708%29&rft.atitle=Clock+gating+for+power+optimization+in+ASIC+design+cycle+theory+%26+practice&rft.au=Jairam%2C+S&rft.au=Rao%2C+Madhusudan&rft.au=Srinivas%2C+Jithendra&rft.au=Vishwanath%2C+Parimala&rft.date=2008-08-01&rft.pub=IEEE&rft.isbn=9781424486342&rft.spage=307&rft.epage=308&rft_id=info:doi/10.1145%2F1393921.1394003&rft.externalDocID=5529031
thumbnail_l http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=9781605581095/lc.gif&client=summon&freeimage=true
thumbnail_m http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=9781605581095/mc.gif&client=summon&freeimage=true
thumbnail_s http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=9781605581095/sc.gif&client=summon&freeimage=true