Synthesis of networks on chips for 3D systems on chips

Three-dimensional stacking of silicon layers is emerging as a promising solution to handle the design complexity and heterogeneity of Systems on Chips (SoCs). Networks on Chips (NoCs) are necessary to efficiently handle the 3D interconnect complexity. Designing power efficient NoCs for 3D SoCs that...

Full description

Saved in:
Bibliographic Details
Published inProceedings of the 2009 Asia and South Pacific Design Automation Conference pp. 242 - 247
Main Authors Murali, Srinivasan, Seiculescu, Ciprian, Benini, Luca, De Micheli, Giovanni
Format Conference Proceeding
LanguageEnglish
Published Piscataway, NJ, USA IEEE Press 19.01.2009
SeriesACM Conferences
Subjects
Online AccessGet full text
ISBN9781424427482
1424427487
DOI10.5555/1509633.1509701

Cover

Abstract Three-dimensional stacking of silicon layers is emerging as a promising solution to handle the design complexity and heterogeneity of Systems on Chips (SoCs). Networks on Chips (NoCs) are necessary to efficiently handle the 3D interconnect complexity. Designing power efficient NoCs for 3D SoCs that satisfy the application performance requirements, while satisfying the 3D technology constraints is a big challenge. In this work, we address this problem and present a synthesis approach for designing power-performance efficient 3D NoCs. We present methods to determine the best topology, compute paths and perform placement of the NoC components in each 3D layer. We perform experiments on varied, realistic SoC benchmarks to validate the methods and also perform a comparative study of the resulting 3D NoC designs with 3D optimized mesh topologies. The NoCs designed by our synthesis method results in large interconnect power reduction (average of 38%) and latency reduction (average of 25%) when compared to traditional NoC designs.
AbstractList Three-dimensional stacking of silicon layers is emerging as a promising solution to handle the design complexity and heterogeneity of Systems on Chips (SoCs). Networks on Chips (NoCs) are necessary to efficiently handle the 3D interconnect complexity. Designing power efficient NoCs for 3D SoCs that satisfy the application performance requirements, while satisfying the 3D technology constraints is a big challenge. In this work, we address this problem and present a synthesis approach for designing power-performance efficient 3D NoCs. We present methods to determine the best topology, compute paths and perform placement of the NoC components in each 3D layer. We perform experiments on varied, realistic SoC benchmarks to validate the methods and also perform a comparative study of the resulting 3D NoC designs with 3D optimized mesh topologies. The NoCs designed by our synthesis method results in large interconnect power reduction (average of 38%) and latency reduction (average of 25%) when compared to traditional NoC designs.
Author De Micheli, Giovanni
Murali, Srinivasan
Seiculescu, Ciprian
Benini, Luca
Author_xml – sequence: 1
  givenname: Srinivasan
  surname: Murali
  fullname: Murali, Srinivasan
  organization: LSI, EPFL, Lausanne, Switzerland
– sequence: 2
  givenname: Ciprian
  surname: Seiculescu
  fullname: Seiculescu, Ciprian
  organization: LSI, EPFL, Lausanne, Switzerland
– sequence: 3
  givenname: Luca
  surname: Benini
  fullname: Benini, Luca
  organization: University of Bologna, Bologna, Italy
– sequence: 4
  givenname: Giovanni
  surname: De Micheli
  fullname: De Micheli, Giovanni
  organization: LSI, EPFL, Lausanne, Switzerland
BookMark eNqNj01LxDAYhAMqqGvPXnP00pqPN01zlFVXYcHDrueQJm_Yum4jTUH239vFglfnMsMwDDzX5LxPPRJyy1mlJt1zxUwtZXVyzfgZKYxuOAgAoaERl6TI-YNNAiUV8CtSb479uMPcZZoi7XH8TsN-yj31u-4r05gGKh9pPuYRD3_9DbmI7jNjMfuCvD8_bZcv5fpt9bp8WJeOKz2WElAYHoP0SgWP2jjZGh1jCE0dggcmUArTCtTg6uAbpzBohdCCCQLQyAW5-_11_mDblPbZcmZPqHZGtTPqNK3-ObXt0GGUPyKmVjw
ContentType Conference Proceeding
DOI 10.5555/1509633.1509701
DatabaseTitleList
DeliveryMethod fulltext_linktorsrc
EndPage 247
GroupedDBID 6IE
6IF
6IK
6IL
6IN
AAJGR
AAKMM
AARBI
ACM
ADPZR
ALMA_UNASSIGNED_HOLDINGS
BEFXN
BFFAM
BGNUA
BKEBE
BPEOZ
CBEJK
GUFHI
IERZE
OCL
RIE
RIL
ID FETCH-LOGICAL-a157t-34e291fd3c55dce79a3b97ffdd86ddc402e329b2e74a6dc8a5ed75e4b49d24e93
ISBN 9781424427482
1424427487
IngestDate Mon Feb 05 09:26:46 EST 2024
Wed Jan 31 06:49:53 EST 2024
IsDoiOpenAccess false
IsOpenAccess true
IsPeerReviewed false
IsScholarly false
Keywords topology synthesis
3D
networks on chip
application-specific
Language English
LinkModel OpenURL
MeetingName ASPDAC '09: Asia and South Pacific Design Automation Conference
MergedId FETCHMERGED-LOGICAL-a157t-34e291fd3c55dce79a3b97ffdd86ddc402e329b2e74a6dc8a5ed75e4b49d24e93
PageCount 6
ParticipantIDs acm_books_10_5555_1509633_1509701
acm_books_10_5555_1509633_1509701_brief
PublicationCentury 2000
PublicationDate 20090119
PublicationDateYYYYMMDD 2009-01-19
PublicationDate_xml – month: 01
  year: 2009
  text: 20090119
  day: 19
PublicationDecade 2000
PublicationPlace Piscataway, NJ, USA
PublicationPlace_xml – name: Piscataway, NJ, USA
PublicationSeriesTitle ACM Conferences
PublicationTitle Proceedings of the 2009 Asia and South Pacific Design Automation Conference
PublicationYear 2009
Publisher IEEE Press
Publisher_xml – name: IEEE Press
SSID ssj0000453541
Score 1.5843667
Snippet Three-dimensional stacking of silicon layers is emerging as a promising solution to handle the design complexity and heterogeneity of Systems on Chips (SoCs)....
SourceID acm
SourceType Publisher
StartPage 242
Title Synthesis of networks on chips for 3D systems on chips
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwnV1LaxRBEG40J29KIsZHaEHwMEzc6cf0zFFdNQgRYRPIbZh-4R7sDdlZQX-9Vd3zyhLwsYfZoWapofur7UdVfdWEvOKCGeNrn3sDMIjam1wzLfOyUryyXjFukCh8_qU8uxSfr-TV5MqO7JJOn5pfd_JK_gdVkAGuyJL9B2RHpSCAe8AXroAwXPcWv3fOM19H4XYI9WMUAro8Ma2yeD5e1ufdwdCCyRrZ2123SXzFGd1vbjmrnwFU9YVKQkoTj0EF8219Hcs3ZHzZl4Ce5DPk2kS5XmFw6Ec7y_pZOfQ2uq3ZRf_s-vpmZpzvXFiHxNXeTflDS5elbNX45BOmzoawTmMh1mjegjGdzxpy242BSVr5bLDEre2trJO0wY08PNg4pwOKhkE21ePq52uWKnbuTwUSPuiVwPI2nJ_it0Ke331VLRLNb3TFwaqWS1EMtD98nRqqgQ2vT1WhUOmbPZW4rDHfZ4uSi4fkaGo2nWzhEbnnwiEpRxjpxtMBRroJNMJFAUbKl7SHcZQfkcuPHy7en-X9IRl5W0jV5Vw4VhfeciOlNU7VLde18t7aqrTWiAVznNWaOSXa0pqqlc4q6YQWtWXC1fwxOQib4J4QWqqFNLgnL3QhQHuLUfqisoXi3LfV4pi8hJY2-AfYNrB5xN5o-t5o-t44Jq__-JtGg3n4p3-h7Rl5MNnKc3LQ3ezcC1gEdvokQvgblrNUag
linkProvider IEEE
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Abook&rft.genre=proceeding&rft.title=Proceedings+of+the+2009+Asia+and+South+Pacific+Design+Automation+Conference&rft.atitle=Synthesis+of+networks+on+chips+for+3D+systems+on+chips&rft.au=Murali%2C+Srinivasan&rft.au=Seiculescu%2C+Ciprian&rft.au=Benini%2C+Luca&rft.au=De+Micheli%2C+Giovanni&rft.series=ACM+Conferences&rft.date=2009-01-19&rft.pub=IEEE+Press&rft.isbn=9781424427482&rft.spage=242&rft.epage=247&rft_id=info:doi/10.5555%2F1509633.1509701
thumbnail_l http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=9781424427482/lc.gif&client=summon&freeimage=true
thumbnail_m http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=9781424427482/mc.gif&client=summon&freeimage=true
thumbnail_s http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=9781424427482/sc.gif&client=summon&freeimage=true